# INTEGRATED CIRCUITS

# DATA SHEET



# **UDA1330ATS**Low-cost stereo filter DAC

Preliminary specification Supersedes data of 1998 Mar 06 File under Integrated Circuits, IC01 1998 Mar 24





# **UDA1330ATS**

### **FEATURES**

### General

- · Low power consumption
- 4.5 to 5.5 V power supply
- Selectable control via L3 microcontroller interface or via static pin control
- System clock frequencies of 256, 384 and 512f<sub>s</sub>, selectable via the L3 interface or 256f<sub>s</sub> and 384f<sub>s</sub> clock mode selectable via the static pin control
- Supports sampling frequencies (f<sub>s</sub>) from 16 to 48 kHz
- Integrated digital filter plus non inverting Digital-to-Analog Converter (DAC)
- · No analog post filtering required for DAC
- Slave mode only applications
- · Easy application
- Small package size (SSOP16).

# Multiple format input interface

- I<sup>2</sup>S-bus, MSB-justified and LSB-justified 16, 18 and 20 bits format compatible (in L3 mode)
- I<sup>2</sup>S-bus and LSB-justified 16, 18 and 20 bits format compatible
- 1f<sub>s</sub> input format data rate.

# DAC digital sound processing

- Digital logarithmic volume control via L3 control
- Digital de-emphasis for 32, 44.1 and 48 kHz sampling frequencies via L3 control or 44.1 kHz sampling frequency via static pin control
- Soft mute via static pin control or via L3 interface.

# Advanced audio configuration

- Stereo line output (under L3 volume control)
- · High linearity, wide dynamic range, low distortion.

BITSTREAM CONVERSION

# **APPLICATIONS**

- 5 V PC audio applications
- · Car radio applications.

### **GENERAL DESCRIPTION**

The UDA1330ATS is a single-chip stereo DAC employing bitstream conversion techniques. The UDA1330ATS can be used in two modes, either the L3 mode or the static pin mode.

The UDA1330ATS supports the I<sup>2</sup>S-bus data format with word lengths of up to 20 bits, the MSB-justified data format with word lengths of up to 20 bits and the LSB-justified serial data format with word lengths of 16, 18 and 20 bits.

In the L3 mode, all digital sound processing features must be controlled via the L3 interface, including the selection of the system clock setting.

In the two static modes, the UDA1330ATS can be operated in the  $256f_s$  and  $384f_s$  system clock mode. The mute, de-emphasis for 44.1 kHz and 4 digital input formats (I²S-bus and 16, 18, and 20 bits LSB formats) can be selected via static pins. The L3 interface cannot be used in this application mode. Volume control is also not available in this mode.

### ORDERING INFORMATION

| TYPE NUMBER   |        | PACKAGE                                                           |          |
|---------------|--------|-------------------------------------------------------------------|----------|
| I TPE NOWIBER | NAME   | DESCRIPTION                                                       | VERSION  |
| UDA1330ATS/N1 | SSOP16 | plastic shrink small outline package; 16 leads; body width 4.4 mm | SOT369-1 |

# UDA1330ATS

# **QUICK REFERENCE DATA**

| SYMBOL              | PARAMETER                      | CONDITIONS            | MIN. | TYP. | MAX. | UNIT |
|---------------------|--------------------------------|-----------------------|------|------|------|------|
| Supplies            |                                |                       |      | •    | •    |      |
| $V_{DDA}$           | analog supply voltage          |                       | 4.5  | 5.0  | 5.5  | V    |
| $V_{DDD}$           | digital supply voltage         |                       | 4.5  | 5.0  | 5.5  | V    |
| I <sub>DDA</sub>    | DAC supply current             |                       | _    | 9.5  | _    | mA   |
| I <sub>DDD</sub>    | digital supply current         |                       | _    | 5.5  | _    | mA   |
| T <sub>amb</sub>    | operating ambient temperature  |                       | -20  | _    | +85  | °C   |
| DAC                 |                                |                       |      |      |      |      |
| V <sub>o(rms)</sub> | output voltage (RMS value)     | note 1                | _    | 1.45 | -    | V    |
| (THD + N)/S         | total harmonic distortion plus | at 0 dB               | _    | -88  | -83  | dB   |
|                     | noise-to-signal ratio          | at -60 dB; A-weighted | _    | -40  | -35  | dB   |
| S/N                 | signal-to-noise ratio          | code = 0; A-weighted  | _    | 100  | -95  | dB   |
| $\alpha_{cs}$       | channel separation             |                       | _    | 100  | _    | dB   |
| T <sub>amb</sub>    | operating ambient temperature  |                       | -20  | _    | +85  | °C   |

# Note

1. The output voltage scales linearly with the power supply voltage.

# **BLOCK DIAGRAM**



# Low-cost stereo filter DAC

# **UDA1330ATS**

### **PINNING**

| SYMBOL                | PIN | DESCRIPTION                           |  |
|-----------------------|-----|---------------------------------------|--|
| BCK                   | 1   | bit clock input                       |  |
| WS                    | 2   | word select input                     |  |
| DATAI                 | 3   | data input                            |  |
| $V_{DDD}$             | 4   | digital power supply                  |  |
| V <sub>SSD</sub>      | 5   | digital ground                        |  |
| SYSCLK                | 6   | system clock input 256, 384 and 512fs |  |
| APPSEL                | 7   | application mode select input         |  |
| APPL3                 | 8   | application input pin 3               |  |
| APPL2                 | 9   | application input pin 2               |  |
| APPL1                 | 10  | application input pin 1               |  |
| APPL0                 | 11  | application input pin 0               |  |
| V <sub>ref(DAC)</sub> | 12  | DAC reference voltage                 |  |
| $V_{DDA}$             | 13  | analog supply voltage                 |  |
| V <sub>O(L)</sub>     | 14  | left output voltage                   |  |
| V <sub>SSA</sub>      | 15  | analog ground                         |  |
| $V_{O(R)}$            | 16  | right output voltage                  |  |



# **FUNCTIONAL DESCRIPTION**

# System clock

The UDA1330ATS operates in slave mode only. In all applications, therefore, the system devices must provide the system clock. The system frequency is selectable and depends on the mode of operation.

The options are 256, 384 and  $512f_{\rm s}$  for the L3 mode and  $256f_{\rm s}$  plus  $384f_{\rm s}$  for the static mode. The system clock must be locked in frequency to the digital interface input signals.

The UDA1330ATS supports sampling frequencies from 16 to 48 kHz.

# **Application modes**

Operation can be set with the tri-value APPSEL pin, to L3 mode (APPSEL =  $V_{SSD}$ ) or to either of two static modes (APPSEL = 0.5 $V_{DDD}$  or APPSEL =  $V_{DDD}$ ), see Table 1 for APPL0 to APPL3 pin functions (active = HIGH).

Table 1 Selection modes via APPSEL

|       | APPSEL           |                                             |                                          |  |  |  |  |  |
|-------|------------------|---------------------------------------------|------------------------------------------|--|--|--|--|--|
| PIN   | V <sub>SSD</sub> | 0.5V <sub>DDD</sub><br>(384f <sub>s</sub> ) | V <sub>DDD</sub><br>(256f <sub>s</sub> ) |  |  |  |  |  |
| APPL0 | TEST             | MUTE                                        | MUTE                                     |  |  |  |  |  |
| APPL1 | L3CLOCK          | DEEM                                        | DEEM                                     |  |  |  |  |  |
| APPL2 | L3MODE           | SF0                                         | SF0                                      |  |  |  |  |  |
| APPL3 | L3DATA           | SF1                                         | SF1                                      |  |  |  |  |  |

For example, in static pin control mode, the output signal can be soft muted by setting APPL0 HIGH. De-emphasis can be switched on for 44.1 kHz by setting APPL1 HIGH. APPL1 LOW will disable de-emphasis.

It should be noted that when the L3 interface is used, an L3 initialisation must be done when the IC is powered up.

# Low-cost stereo filter DAC

# UDA1330ATS

# Multiple format input interface

### L3 MODE

- I<sup>2</sup>S-bus with data word length of up to 20 bits
- MSB-justified format with data word length up to 20 bits
- LSB-justified format with data word length of 16, 18 or 20 bits.

# STATIC PIN MODE

The UDA1330ATS supports the following data input name formats in the static pin mode (via SF0 and SF1):

- I2S-bus with data word length of up to 20 bits
- LSB-justified format with data word length of 16, 18 or 20 bits.

See Table 2, for the static pin codes of the 4 formats, selectable via SF0 and SF1.

The UDA1330ATS also accepts double speed data for double speed data monitoring purposes.

Table 2 Input format selection using SF0 and SF1

| FORMAT                | SF0 | SF1 |
|-----------------------|-----|-----|
| I <sup>2</sup> S-bus  | 0   | 0   |
| LSB-justified 16 bits | 0   | 1   |
| LSB-justified 18 bits | 1   | 0   |
| LSB-justified 20 bits | 1   | 1   |

The formats are illustrated in Fig.3. Left and right data-channel words are time multiplexed. The WS signal must have a 50% duty factor for all LSB-justified modes.

For the digital data interface the bit clock frequency should be less than or equal to 64 times the word frequency;  $f_{BCK} = \le 64 f_{WS}$ .

# Pin compatibility

In L3 interface mode the UDA1330ATS can be used on boards that are designed for the UDA1320ATS.

**IMPORTANT**: It should be noted that the UDA1330ATS is designed for 5 V operation while the UDA1320ATS is designed for 3 V operation.

# Interpolation filter (DAC)

The digital filter interpolates from 1 to 128f<sub>s</sub> by cascading a recursive filter and an FIR filter, see Table 3.

Table 3 Interpolation filter characteristics

| ITEM             | CONDITION               | VALUE (dB) |
|------------------|-------------------------|------------|
| Pass-band ripple | 0 to 0.45f <sub>s</sub> | ±0.1       |
| Stop band        | >0.55f <sub>s</sub>     | -50        |
| Dynamic range    | 0 to 0.45f <sub>s</sub> | 108        |

# Noise shaper

The 3rd-order noise shaper operates at 128f<sub>s</sub>. It shifts in-band quantization noise to frequencies well above the audio band. This noise shaping technique enables high signal-to-noise ratios to be achieved. The noise shaper output is converted into an analog signal using a Filter-Stream DAC (FSDAC).

### Filter stream DAC

The FSDAC is a semi-digital reconstruction filter that converts the 1-bit data stream of the noise shaper to be analog output voltage. The filter coefficients are implemented as current sources and are summed at virtual ground of the output operational amplifier. In this way very high signal-to-noise performance and low clock jitter sensitivity is achieved. A post-filter is not needed due to the inherent filter function of the DAC. On-board amplifiers convert the FSDAC output current to an output voltage signal capable of driving a line output.

The output voltage scales linearly with the power supply voltage.

Philips Semiconductors

UDA1330ATS



# Low-cost stereo filter DAC

# UDA1330ATS

### L3 INTERFACE DESCRIPTION

### The L3 interface

The following system and digital sound processing features can be controlled in the microcontroller mode of the UDA1330ATS.

- · System clock frequency
- · Data input format
- De-emphasis for 32, 44.1 and 48 kHz
- Volume
- · Soft mute.

The exchange of data and control information between the microcontroller and the UDA1330ATS is accomplished through a serial interface comprising the following pins:

- L3DATA
- L3MODE
- L3CLOCK.

Information transfer through the microcontroller bus is organized in accordance with the L3 format, in which two different modes of operation can be distinguished; address mode and data transfer mode (see Figs 4 and 6).

The address mode is required to select a device communicating via the L3 bus and to define the destination registers for the data transfer mode. Data transfer can only be in one direction, consisting of input to the UDA1330ATS to program sound processing and other functional features.

Data bits 7 to 2 represent a 6-bit device address, bit 7 being the MSB. The address of the UDA1330ATS is 000101 (bit 7 to bit 2). If the UDA1330ATS receives a different address, it will deselect its microcontroller interface logic.

### Data transfer mode

The selected address remains active during subsequent data transfers until the UDA1330ATS receives a new address command. The fundamental timing of data transfers is essentially the same as in the address mode, see Fig.4. The maximum input clock and data rate is 64f<sub>s</sub>. All transfers are by 8-bit bytes. Data will be stored in the UDA1330ATS after reception of a complete byte. See Fig.5 for a multi-byte transfer.

Table 4 Selection of data transfer

| BIT 1 | BIT 0 | TRANSFER                                           |
|-------|-------|----------------------------------------------------|
| 0     | 0     | DATA (volume, de-emphasis, mute)                   |
| 0     | 1     | not used                                           |
| 1     | 0     | STATUS (system clock frequency, data input format) |
| 1     | 1     | not used                                           |

The sound feature values are stored in independent registers. The first selection of the registers is achieved by the choice of data type that is transferred ('STATUS' or 'DATA' transfer). This is performed in the address mode using bit 1 and bit 0, see Table 4. The settings that can be controlled with 'STATUS' transfer are given in Table 5, and the settings that can be controlled using 'DATA' transfer are given in Table 6.

The second selection is performed by the 2 MSBs of the data byte (bit 7 and bit 6). The other bits in the data byte (bit 5 to bit 0) is the value that is placed in the selected registers.

# UDA1330ATS





# Low-cost stereo filter DAC

# UDA1330ATS



Table 5 Data transfer of type 'status'

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REGISTER SELECTED                                            |
|-------|-------|-------|-------|-------|-------|-------|-------|--------------------------------------------------------------|
| 0     | 0     | SC1   | SC0   | IF2   | IF1   | IF0   | 0     | System Clock frequency (1 : 0);<br>data Input Format (2 : 0) |
| 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | reserved                                                     |

Table 6 Data transfer of type 'data'

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REGISTER SELECTED         |
|-------|-------|-------|-------|-------|-------|-------|-------|---------------------------|
| 0     | 0     | VC5   | VC4   | VC3   | VC2   | VC1   | VC0   | Volume Control (5 : 0)    |
| 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | reserved                  |
| 1     | 0     | 0     | DE1   | DE0   | MT    | 0     | 0     | DE-emphasis (1 : 0); MuTe |
| 1     | 1     | 0     | 0     | 0     | 0     | 0     | 1     | default setting           |

# Low-cost stereo filter DAC

**UDA1330ATS** 

# **Programming the features**

When the data transfer of type 'STATUS' is selected, the features SYSTEM CLOCK FREQUENCY and DATA INPUT FORMAT can be controlled.

**System clock frequency:** a 2-bit value to select the used external clock frequency.

Table 7 System clock settings

| SC1 | SC0 | FUNCTION          |
|-----|-----|-------------------|
| 0   | 0   | 512f <sub>s</sub> |
| 0   | 1   | 384f <sub>s</sub> |
| 1   | 0   | 256f <sub>s</sub> |
| 1   | 1   | not used          |

Data input format: a 3-bit value to select the data format.

Table 8 Data input format settings

| IF2 | IF1 | IF0 | FUNCTION               |  |  |
|-----|-----|-----|------------------------|--|--|
| 0   | 0   | 0   | I <sup>2</sup> S-bus   |  |  |
| 0   | 0   | 1   | LSB-justified, 16 bits |  |  |
| 0   | 1   | 0   | LSB-justified, 18 bits |  |  |
| 0   | 1   | 1   | LSB-justified, 20 bits |  |  |
| 1   | 0   | 0   | MSB-justified          |  |  |
| 1   | 0   | 1   | not used               |  |  |
| 1   | 1   | 0   | not used               |  |  |
| 1   | 1   | 1   | not used               |  |  |

When the data transfer of type 'DATA' is selected, the features VOLUME, DE-EMPHASIS and MUTE can be controlled.

**Volume control**: a 6-bit value to program the volume attenuation (VC5 to VC0), 0 to  $-\infty$  dB in steps of 1 dB.

Table 9 Volume settings

| VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | VOLUME (dB) |
|-----|-----|-----|-----|-----|-----|-------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0           |
| 0   | 0   | 0   | 0   | 0   | 1   | 0           |
| 0   | 0   | 0   | 0   | 1   | 0   | <b>–1</b>   |
| 0   | 0   | 0   | 0   | 1   | 1   | -2          |
| :   | :   | :   | :   | :   | :   | :           |
| 1   | 1   | 1   | 1   | 0   | 1   | -60         |
| 1   | 1   | 1   | 1   | 1   | 1   |             |

**De-emphasis:** a 2-bit value to enable the digital de-emphasis filter.

Table 10 De-emphasis settings

| DE1 | DE0 | FUNCTION              |
|-----|-----|-----------------------|
| 0   | 0   | no de-emphasis        |
| 0   | 1   | de-emphasis, 32 kHz   |
| 1   | 0   | de-emphasis, 44.1 kHz |
| 1   | 1   | de-emphasis, 48 kHz   |

**Mute:** a 1-bit value to enable the digital mute.

Table 11 Mute setting

| MT | FUNCTION  |  |  |  |
|----|-----------|--|--|--|
| 0  | no muting |  |  |  |
| 1  | muting    |  |  |  |

# Low-cost stereo filter DAC

**UDA1330ATS** 

# LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                 | PARAMETER                     | CONDITIONS | MIN.  | MAX.  | UNIT     |
|------------------------|-------------------------------|------------|-------|-------|----------|
| $V_{DDD}$              | digital supply voltage        | note 1     | _     | 6.0   | V        |
| $V_{DDA}$              | analog supply voltage         | note 1     | _     | 6.0   | <b>V</b> |
| T <sub>xtal(max)</sub> | maximum crystal temperature   |            | _     | 150   | °C       |
| T <sub>stg</sub>       | storage temperature           |            | -65   | +125  | °C       |
| T <sub>amb</sub>       | operating ambient temperature |            | -20   | +85   | °C       |
| V <sub>es</sub>        | electrostatic handling        | note 2     | -3000 | +3000 | V        |
|                        |                               | note 3     | -250  | +250  | ٧        |

### **Notes**

- 1. All supply connections must be made to the same power supply.
- 2. Equivalent to discharging a 100 pF capacitor via a 1.5 k $\Omega$  series resistor, except pin 3 which can withstand ESD pulses of –2500 V to +2500 V.
- 3. Equivalent to discharging a 200 pF capacitor via a 2.5  $\mu$ H series inductor.

# **HANDLING**

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

# **QUALITY SPECIFICATION**

In accordance with "SNW-FQ-611-E". The number of the quality specification can be found in the "Quality Reference Handbook". The handbook can be ordered using the code 9397 750 00192.

# THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |  |
|----------------------|---------------------------------------------|-------------|-------|------|--|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 190   | K/W  |  |

# Low-cost stereo filter DAC

**UDA1330ATS** 

# **DC CHARACTERISTICS**

 $V_{DDD} = V_{DDA} = 5.0 \text{ V}$ ;  $T_{amb} = 25 \,^{\circ}\text{C}$ ;  $R_L = 5 \, \text{k}\Omega$ ; all voltages referenced to ground (pins 5 and 15); unless otherwise specified.

| SYMBOL                | PARAMETER                 | CONDITIONS                          | MIN.                 | TYP.                | MAX.                 | UNIT |
|-----------------------|---------------------------|-------------------------------------|----------------------|---------------------|----------------------|------|
| Supplies              |                           |                                     | •                    |                     |                      |      |
| $V_{DDA}$             | DAC analog supply voltage | note 1                              | 4.0                  | 5.0                 | 5.5                  | V    |
| $V_{DDD}$             | digital supply voltage    | note 1                              | 4.0                  | 5.0                 | 5.5                  | V    |
| I <sub>DDA</sub>      | analog supply current     |                                     | _                    | 9.5                 | _                    | mA   |
| I <sub>DDD</sub>      | digital supply current    |                                     | _                    | 5.5                 | _                    | mA   |
| Digital input         | pins                      |                                     |                      | •                   | •                    | •    |
| V <sub>IH</sub>       | HIGH-level input voltage  |                                     | 0.8V <sub>DDD</sub>  | _                   | _                    | V    |
| V <sub>IL</sub>       | LOW-level input voltage   |                                     | _                    | _                   | 0.2V <sub>DDD</sub>  | V    |
| ILI                   | input leakage current     |                                     | _                    | _                   | 1                    | μΑ   |
| Cı                    | input capacitance         |                                     | _                    | _                   | 10                   | pF   |
| DAC                   |                           |                                     |                      |                     | •                    | •    |
| V <sub>ref(DAC)</sub> | reference voltage         | with respect to V <sub>SSA</sub>    | 0.45V <sub>DDA</sub> | 0.5V <sub>DDA</sub> | 0.55V <sub>DDA</sub> | V    |
| I <sub>O(max)</sub>   | maximum output current    | (THD + N)/S < 0.1%;<br>$R_L = 5 kΩ$ | -                    | 0.36                | -                    | mA   |
| R <sub>O</sub>        | output resistance         |                                     | _                    | 0.15                | 2.0                  | Ω    |
| $R_L$                 | load resistance           |                                     | 3                    | -                   | _                    | kΩ   |
| C <sub>L</sub>        | load capacitance          | note 2                              | _                    | _                   | 50                   | pF   |

# Notes

- 1. All supply connections must be made to the same external power supply unit.
- 2. When the DAC drives a capacitive load above 50 pF, a series resistance of 100  $\Omega$  must be used to prevent oscillations in the output operational amplifier.

# **AC CHARACTERISTICS (ANALOG)**

 $V_{DDD} = V_{DDA} = 5.0 \text{ V}$ ;  $f_i = 1 \text{ kHz}$ ;  $T_{amb} = 25 \,^{\circ}\text{C}$ ;  $R_L = 5 \, \text{k}\Omega$ ; all voltages referenced to ground (pins 5 and 15); unless otherwise specified.

| SYMBOL              | PARAMETER                           | CONDITIONS                                                         | MIN. | TYP. | MAX. | UNIT |
|---------------------|-------------------------------------|--------------------------------------------------------------------|------|------|------|------|
| DAC                 |                                     |                                                                    |      |      |      |      |
| V <sub>o(rms)</sub> | output voltage (RMS value)          |                                                                    | _    | 1.45 | _    | V    |
| $\Delta V_o$        | unbalance between channels          |                                                                    | _    | 0.1  | _    | dB   |
| (THD + N)/S         | total harmonic distortion plus      | at 0 dB                                                            | _    | -88  | -83  | dB   |
|                     | noise-to-signal ratio               | at -60 dB; A-weighted                                              | _    | -40  | -35  | dB   |
| S/N                 | signal-to-noise ratio               | code = 0; A-weighted                                               | _    | 100  | -95  | dB   |
| $\alpha_{cs}$       | channel separation                  |                                                                    | _    | 100  | _    | dB   |
| PSRR                | power supply ripple rejection ratio | f <sub>ripple</sub> = 1 kHz;<br>V <sub>ripple</sub> = 100 mV (p-p) | _    | 50   | _    | dB   |

# Low-cost stereo filter DAC

UDA1330ATS

# **AC CHARACTERISTICS (DIGITAL)**

 $V_{DDD}$  =  $V_{DDA}$  = 4.5 to 5.5 V;  $T_{amb}$  = -20 to +85 °C;  $R_L$  = 5 k $\Omega$ ; all voltages referenced to ground (pins 5 and 15); unless otherwise specified.

| SYMBOL                    | PARAMETER                                 | CONDITIONS                        | MIN.                 | TYP. | MAX.                 | UNIT |
|---------------------------|-------------------------------------------|-----------------------------------|----------------------|------|----------------------|------|
| T <sub>sys</sub>          | system clock cycle                        | $f_{sys} = 256f_s$                | 78                   | 88   | 244                  | ns   |
|                           |                                           | $f_{sys} = 384f_s$                | 52                   | 59   | 162                  | ns   |
|                           |                                           | $f_{sys} = 512f_s$                | 39                   | 44   | 122                  | ns   |
| t <sub>CLK(sys)L</sub>    | LOW-level system clock pulse width        | f <sub>sys</sub> < 19.2 MHz       | 0.30T <sub>sys</sub> | _    | 0.70T <sub>sys</sub> | ns   |
|                           |                                           | f <sub>sys</sub> ≥ 19.2 MHz       | 0.40T <sub>sys</sub> | _    | 0.60T <sub>sys</sub> | ns   |
| t <sub>CLK(sys)H</sub>    | HIGH-level system clock pulse width       | f <sub>sys</sub> < 19.2 MHz       | 0.30T <sub>sys</sub> | _    | 0.70T <sub>sys</sub> | ns   |
|                           |                                           | f <sub>sys</sub> ≥ 19.2 MHz       | 0.40T <sub>sys</sub> | _    | 0.60T <sub>sys</sub> | ns   |
| Serial input              | data timing (see Fig.7)                   |                                   |                      |      |                      |      |
| T <sub>cy(CLK)(bit)</sub> | bit clock period                          |                                   | 300                  | _    | _                    | ns   |
| t <sub>CLKH(bit)</sub>    | bit clock HIGH time                       |                                   | 100                  | _    | _                    | ns   |
| t <sub>CLKL(bit)</sub>    | bit clock LOW time                        |                                   | 100                  | _    | _                    | ns   |
| t <sub>r</sub>            | rise time                                 |                                   | _                    | _    | 20                   | ns   |
| t <sub>f</sub>            | fall time                                 |                                   | _                    | _    | 20                   | ns   |
| t <sub>su(i)(D)</sub>     | data input set-up time                    |                                   | 20                   | _    | _                    | ns   |
| t <sub>h(i)(D)</sub>      | data input hold time                      |                                   | 0                    | _    | _                    | ns   |
| t <sub>su(WS)</sub>       | word selection set-up time                |                                   | 20                   | _    | _                    | ns   |
| t <sub>h(WS)</sub>        | word selection hold time                  |                                   | 10                   | _    | _                    | ns   |
| Microcontr                | oller interface timing (see Figs 4 and 6) |                                   |                      |      |                      |      |
| T <sub>cy(CLK)(L3)</sub>  | L3CLK                                     |                                   | 500                  | _    | _                    | ns   |
| t <sub>CLK(L3)H</sub>     | L3CLK HIGH period                         |                                   | 250                  | _    | _                    | ns   |
| t <sub>CLK(L3)L</sub>     | L3CLK LOW period                          |                                   | 250                  | _    | _                    | ns   |
| t <sub>su(L3)A</sub>      | L3MODE set-up time                        | addressing mode                   | 190                  | _    | _                    | ns   |
| t <sub>h(L3)A</sub>       | L3MODE hold time                          | addressing mode                   | 190                  | _    | _                    | ns   |
| t <sub>su(L3)D</sub>      | L3MODE set-up time                        | data transfer mode                | 190                  | _    | _                    | ns   |
| t <sub>h(L3)D</sub>       | L3MODE hold time                          | data transfer mode                | 190                  | _    | _                    | ns   |
| t <sub>su(L3)DA</sub>     | L3DATA set-up time                        | data transfer and addressing mode | 190                  | _    | _                    | ns   |
| t <sub>h(L3)DA</sub>      | L3DATA hold time                          | data transfer and addressing mode | 30                   | _    | _                    | ns   |
| t <sub>stp(L3)</sub>      | L3MODE halt time                          |                                   | 190                  | _    | _                    | ns   |

# UDA1330ATS



# Low-cost stereo filter DAC

# UDA1330ATS

# **APPLICATION INFORMATION**



UDA1330ATS

# **PACKAGE OUTLINE**

SSOP16: plastic shrink small outline package; 16 leads; body width 4.4 mm

SOT369-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | Φ    | HE         | ٦   | Lp           | ď            | ٧   | w    | у   | z <sup>(1)</sup> | θ         |
|------|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|------|------------|-----|--------------|--------------|-----|------|-----|------------------|-----------|
| mm   | 1.5       | 0.15<br>0.00   | 1.4<br>1.2     | 0.25 | 0.32<br>0.20 | 0.25<br>0.13 | 5.30<br>5.10     | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.45 | 0.65<br>0.45 | 0.2 | 0.13 | 0.1 | 0.48<br>0.18     | 10°<br>0° |

### Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE  | OUTLINE REFERENCES |       |      |  |            | ISSUE DATE                       |  |
|----------|--------------------|-------|------|--|------------|----------------------------------|--|
| VERSION  | IEC                | JEDEC | EIAJ |  | PROJECTION | ISSUE DATE                       |  |
| SOT369-1 |                    |       |      |  |            | <del>-94-04-20</del><br>95-02-04 |  |

# Low-cost stereo filter DAC

UDA1330ATS

### **SOLDERING**

### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

# Reflow soldering

Reflow soldering techniques are suitable for all SSOP packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

### Wave soldering

Wave soldering is **not** recommended for SSOP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow and must incorporate solder thieves at the downstream end.

Even with these conditions, only consider wave soldering SSOP packages that have a body width of 4.4 mm, that is SSOP16 (SOT369-1) or SSOP20 (SOT266-1).

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### Repairing soldered joints

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300  $^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

1998 Mar 24

# Low-cost stereo filter DAC

UDA1330ATS

# **DEFINITIONS**

| Data sheet status                                                                                              |                                                                                       |  |  |  |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification                                                                                        | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification                                                                                      | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification                                                                                          | This data sheet contains final product specifications.                                |  |  |  |
| Limiting values                                                                                                |                                                                                       |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or |                                                                                       |  |  |  |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

# **Application information**

Where application information is given, it is advisory and does not form part of the specification.

# LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

1998 Mar 24

UDA1330ATS

**NOTES** 

# Philips Semiconductors – a worldwide company

Argentina: see South America

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. +61 2 9805 4455, Fax. +61 2 9805 4466

Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010,

Fax. +43 160 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773

**Belgium:** see The Netherlands **Brazil:** see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG,

Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America
Czech Republic: see Austria

Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S,

Tel. +45 32 88 2636, Fax. +45 31 57 0044 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 23 53 60, Fax. +49 40 23 536 300

Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS,

Tel. +30 1 4894 339/239, Fax. +30 1 4814 240

Hungary: see Austria

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025.

Tel. +91 22 493 8541, Fax. +91 22 493 0966

Indonesia: see Singapore

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108,

Tel. +81 3 3740 5130, Fax. +81 3 3740 5077

Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL,

Tel. +82 2 709 1412, Fax. +82 2 709 1415 **Malaysia:** No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880 **Mexico**: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 **Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

**Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

**Poland:** UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

**Singapore:** Lorong 1, Toa Payoh, SINGAPORE 1231,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000,

Tel. +27 11 470 5911, Fax. +27 11 470 5494 **South America:** Al. Vicente Pinzon, 173, 6th floor,

04547-130 SÃO PAULO, SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 821 2382

**Spain:** Balmes 22, 08007 BARCELONA, Tel. +34 3 301 6312, Fax. +34 3 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 632 2000, Fax. +46 8 632 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2686, Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1,

TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874

**Thailand:** PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260,

Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL,

Tel. +90 212 279 2770, Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421

United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381 Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 625 344, Fax.+381 11 635 777

**For all other countries apply to:** Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1998 SCA57

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands 545102/1200/02/pp20 Date of release: 1998 Mar 24 Document order number: 9397 750 03595

Let's make things better.

Internet: http://www.semiconductors.philips.com





