## **PWM Power Control with Automatic Duty Cycle Reduction**

## Description

The U6084B is a bipolar technology PWM-IC designed for the control of an N-channel power MOSFET used as a high-side switch. The IC is ideal for use in the brightness control (dimming) of lamps such as, in dashboard

Features

- Pulse width modulation up to 2 kHz clock frequency
- Protection against short circuit, load-dump overvoltage and reverse V<sub>S</sub>
- Duty cycle 0 to 100 % continuously
- Output stage for power MOSFET

applications. For a constant brightness the preselected duty cycle can be reduced automatically as a function of the supply voltage.

- Interference and damage protection according to VDE 0839 and ISO/TR 7637/1.
- Charge pump noise suppressed
- Ground wire breakage protection

## **Ordering Information**

| Extended Type Number | Package | Remarks |
|----------------------|---------|---------|
| U6084B-FP            | SO16    |         |



## **Block Diagram**

Figure 1. Block diagram with external circuit

## U6084B

## **Pin Description**



| Pin | Symbol   | Function                       |
|-----|----------|--------------------------------|
| 1   | GND      | IC ground                      |
| 2   | En / Dis | Enable/disable                 |
| 3   | VI       | Control input (duty cycle)     |
| 4   | Reduct   | Duty cycle reduction           |
| 5   | NC       | Attenuation                    |
| 6   | Osc      | Oscillator                     |
| 7   | NC       | Not connected                  |
| 8   | NC       | Not connected                  |
| 9   | Latch    | Status short circuit latch     |
| 10  | NC       | Not connected                  |
| 11  | Delay    | Short circuit protection delay |
| 12  | Sense    | Current sensing                |
| 13  | 2Vs      | Voltage doubler                |
| 14  | Output   | Output                         |
| 15  | NC       | Not connected                  |
| 16  | Vs       | Supply voltage V <sub>S</sub>  |

## **Functional Description**

## Pin1, GND

## **Ground-Wire Breakage**

To protect the FET in the case of ground-wire breakage, a 820 k $\Omega$  resistor between gate and source it is recommended to provide proper switch-off conditions.

## Pin 2, Enable/Disable

The dimmer can be switched on or off with pin 2 independently of the set duty cycle.

| V_2                           | Function |  |  |  |
|-------------------------------|----------|--|--|--|
| Approx. >0.7 V or open        | Disable  |  |  |  |
| < 0.7 V or connected to Pin 1 | Enable   |  |  |  |

## Pin 3, Control Input

The pulse width is controlled by means of an external potentiometer (47 k $\Omega$ ). The characteristic (angle of rotation/duty cycle) is linear. The duty cycle can be varied from 0 to 100%. It is possible to further restrict the duty cycle with the resistors R<sub>1</sub> and R<sub>2</sub> (see figure 2).

Pin 3 is protected against short-circuit to  $V_{Batt}$  and ground GND ( $V_{Batt} \le 16.5$  V).

## Pin 4, Duty Cycle Reduction

With Pin 4 connected according to figure 2, the set duty cycle is reduced as from  $V_{Batt} \approx 12.5$  V. This causes a power reduction in the FET and in the lamps. In addition, the brightness of the lamps is largely independent of the supply voltage range,  $V_{Batt} = 12.5$  to 16 V.

### **Output Slope Control**

The rise and fall time  $(t_r, t_f)$  of the lamp voltage can be limited to reduce radio interference. This is done with an integrator which controls a power MOSFET as source follower. The slope time is controlled by an external capacitor C4 and the oscillator current (see figure 2).

Calculation:

$$t_{f} = t_{r} = V_{Batt} \times \frac{C_{4}}{I_{osc}}$$

With  $V_{Batt}$  = 12 V,  $C_4$  = 470 pF and  $I_{osc}$  = 40  $\mu$  A,we thus obtain a controlled slope of

$$t_{\rm f} \; = \; t_{\rm r} \; = \; 12 \; \; V \; \times \; \frac{470 \; \; pF}{40 \; \mu A} \; \; = \; 141 \; \; \mu s$$

## Pin 5, Attenuation

Capacitor  $C_4$  connected to Pin 5 damps oscillation tendencies.

## Pin 6, Oscillator

The oscillator determines the frequency of the output voltage. This is defined by an external capacitor,  $C_2$ . It is

**TEMIC** 

charged with a constant current, I, until the upper switching threshold is reached. A second current source is then activated which taps a double current,  $2 \times I$ , from the charging current. The capacitor, C<sub>2</sub>, is thus discharged by the current, I, until the lower switching threshold is reached. The second source is then switched off again and the procedure starts once more.

#### **Example for Oscillator Frequency Calculation**

$$V_{T100} = V_S \times \alpha_1 = (V_{Batt} - I_S \times R_3) \times \alpha_1$$
$$V_{T<100} = V_S \times \alpha_2 = (V_{Batt} - I_S \times R_3) \times \alpha_2$$
$$V_{TL} = V_S \times \alpha_3 = (V_{Batt} - I_S \times R_3) \times \alpha_3$$

where

$$V_{T100}$$
 = High switching threshold (100% duty cycle)

 $V_{T<100}$  = High switching threshold (< 100% duty cycle)

 $V_{TL}$  = Low switching threshold

 $\alpha_1$ ,  $\alpha_2$  and  $\alpha_3$  are fixed constant.

The above mentioned threshold voltages are calculated for the following values given in the data sheet.

$$V_{Batt} = 12 \text{ V}, \text{ I}_{S} = 4 \text{ mA}, \text{ R}_{3} = 150 \Omega,$$
  

$$\alpha_{1} = 0.7, \alpha_{2} = 0.67 \text{ and } \alpha_{3} = 0.28.$$
  

$$V_{T100} = (12 \text{ V} - 4 \text{ mA} \times 150 \Omega) \times 0.7 \approx 8 \text{ V}$$
  

$$V_{T<100} = 11.4 \text{ V} \times 0.67 = 7.6 \text{ V}$$
  

$$V_{TL} = 11.4 \text{ V} \times 0.28 = 3.2 \text{ V}$$
  
For a duty cycle of 100%, an oscillator frequency, f, is as follows:

$$f = \frac{I_{osc}}{2 \times (V_{T100} - V_{TL}) \times C_2} \text{ , where } C_2 = 22 \text{ nF}$$
 and  $I_{osc} = 40 \text{ }\mu\text{A}$ 

Therefore:

$$f = \frac{40 \ \mu A}{2 \times (8 \ V - 3.2 \ V) \times 22 \ nF} = 189 \ Hz$$

For a duty cycle of less than 100%, the oscillator frequency, f, is as follows:

$$f = \frac{I_{osc}}{2 \times (V_{T < 100} - V_{TL}) \times C_2 + 4 \times V_{Batt} \times C_4}$$
whereas  $C_4 = 470 \text{ pE}$ 

$$= \frac{40 \ \mu A}{2 \times (7.6 \ V - 3.2 \ V) \times 22 \ nF + 4 \times 12 \ V \times 470}$$
  
= 185 Hz

A selection of different values of  $C_2$  and  $C_4$ , provides a range of oscillator frequency, f, from 10 to 2000 Hz.

## Pins 7, 8, 10 and 15

Not connected.

## Pin 9, Status Short Circuit Latch

The status of the short-circuit latch can be monitored via Pin 9 (open collector output).

| Pin 9 | Function                  |  |
|-------|---------------------------|--|
| L     | Short-circuit detected    |  |
| Н     | No short-circuit detected |  |

## Pins 11 and 12, Short-Circuit Protection and Current Sensing

#### 1. Short-Circuit Detection and Time Delay, t<sub>d</sub>

The lamp current is monitored by means of an external shunt resistor. If the lamp current exceeds the threshold for the short-circuit detection circuit ( $V_{T2} \approx 90 \text{ mV}$ ), the duty cycle is switched over to 100% and the capacitor C<sub>5</sub> is charged by a current source of 20  $\mu$  A ( $I_{ch} - I_{dis}$ ). The external FET is switched off after the cut-off threshold ( $V_{T11}$ ) is reached. Renewed switching on the FET is possible only after a power-on reset. The current source,  $I_{dis}$ , ensures that the capacitor C<sub>5</sub> is not charged by parasitic currents. The capacitor C<sub>5</sub> is discharged by  $I_{dis}$  to typ. 0.7 V.

Time delay, t<sub>d</sub>, is as follows:

$$t_d = C_5 \cdot (V_{T11} - 0.7 V) / (I_{ch} - I_{dis})$$

With  $C_5 = 330 \text{ nF}$  and  $V_{Batt} = 12 \text{ V}$ , we have

$$t_d = 330 \text{ nF} \cdot (9.8 \text{ V} - 0.7 \text{ V})/20 \ \mu\text{A}$$

= 150 ms.

**TELEFUNKEN Semiconductors** Rev. A1, 14-Feb-97

## **Preliminary Information**

pF

## 2. Current Limitation

The lamp current is limited by a control amplifier that protects the external power transistor. The voltage drop across an external shunt resistor acts as the measured variable. Current limitation takes place for a voltage drop of  $V_{T1} \approx 100 \text{ mV}$ . Owing to the difference  $V_{T1}$ - $V_{T2} \approx 10 \text{ mV}$ , current limitation occurs only when the short-circuit detection circuit has responded.

After a power-on reset, the output is inactive for half an oscillator cycle. During this time, the supply voltage capacitor can be charged so that current limitation is guaranteed in the event of a short circuit when the IC is switched on for the first time.

## Pins 13 and 14, Charge Pump and Output

Output, Pin 14, is suitable for controlling a power MOS-FET. During the active integration phase, the supply current of the operational amplifier is mainly supplied by the capacitor C<sub>3</sub> (bootstrapping). Additionally, a trickle charge is generated by an integrated oscillator ( $f_{13} \approx 400$  kHz) and a voltage doubler circuit. This permits a gate voltage supply at a duty cycle of 100%.

## Pin 16, Supply Voltage, V<sub>s</sub> or V<sub>Batt</sub>

#### **Undervoltage Detection:**

In the event of voltages of approx.  $V_{Batt} < 5.0$  V, the external FET is switched off and the latch for short-circuit detection is reset.

A hysteresis ensures that the FET is switched on again at approximately  $V_{Batt} \ge 5.4$  V.

#### **Overvoltage Detection**

#### Stage 1

If overvoltages  $V_{Batt} > 20 \ V$  (typ.) occur, the external transistor is switched off and switched on again at  $V_{Batt} < 18.5 \ V$  (hysteresis).

### Stage 2

If  $V_{Batt} > 28.5 \text{ V}$  (typ.), the voltage limitation of the IC is reduced from 26 V to 20 V. The gate of the external transistor remains at the potential of the IC ground, thus producing voltage sharing between FET and lamps in the event of overvoltage pulses occuring (e.g., load-dump). The short-circuit protection is not in operation. At  $V_{Batt} < 23 \text{ V}$ , the overvoltage detection stage 2 is switched off.

## **Absolute Maximum Ratings**

| Parameters                | Symbol           | Value       | Unit |
|---------------------------|------------------|-------------|------|
| Junction temperature      | Tj               | 150         | °C   |
| Ambient temperature range | T <sub>amb</sub> | -40 to +110 | °C   |
| Storage temperature range | T <sub>stg</sub> | -55 to +125 | °C   |

## **Thermal Resistance**

| Parameters       | Symbol            | Value | Unit |
|------------------|-------------------|-------|------|
| Junction ambient | R <sub>thJA</sub> | 120   | K/W  |

## **Electrical Characteristics**

 $T_{amb} = -40 \text{ to } +110^{\circ}\text{C}$ ,  $V_{Batt} = 9 \text{ to } 16.5 \text{ V}$ , (basic function is guaranteed between 6.0 V to 9.0 V) reference point ground, unless otherwise specified (see figure 1). All other values refer to Pin GND (Pin 1).

| Parameters                     | Test Conditions /             | Pins   | Symbol            | Min.       | Тур.       | Max.       | Unit |
|--------------------------------|-------------------------------|--------|-------------------|------------|------------|------------|------|
| Current consumption            |                               | Pin 16 | IS                |            |            | 6.8        | mA   |
| Supply voltage                 | Overvoltage detection stage 1 | on,    | V <sub>Batt</sub> |            |            | 25         | V    |
| Stabilized voltage             | $I_S = 10 \text{ mA}$         | Pin 16 | Vs                | 24.5       |            | 27.0       | V    |
| Battery undervoltage detection | – on<br>– off                 |        | V <sub>Batt</sub> | 4.4<br>4.8 | 5.0<br>5.4 | 5.6<br>6.0 | V    |

# **TEMIC**

| Parameters                            | Test Conditions / Pins                                               | Symbol                         | Min.                 | Тур.                 | Max.                 | Unit     |
|---------------------------------------|----------------------------------------------------------------------|--------------------------------|----------------------|----------------------|----------------------|----------|
| Battery overvoltage detecti           | on Pin 2                                                             |                                |                      |                      |                      |          |
| Stage 1:                              | - on<br>- off                                                        | V <sub>Batt</sub>              | 18.3<br>16.7         | 20.0<br>18.5         | 21.7<br>20.3         | V        |
| Stage 2:                              | - on<br>- off                                                        | V <sub>Batt</sub>              | 25.5<br>19.5         | 28.5<br>23.0         | 32.5<br>26.5         | V        |
| Stabilized voltage                    | $I_S = 30 \text{ mA}$ Pin 16                                         | VZ                             | 18.5                 | 20.0                 | 21.5                 | V        |
| Short-circuit protection              | Pin 12                                                               |                                | •                    | •                    |                      |          |
| Short-circuit current limita-<br>tion | $\mathbf{V}_{T1} = \mathbf{V}_S - \mathbf{V}_{12}$                   | V <sub>T1</sub>                | 85                   | 100                  | 120                  | mV       |
| Short-circuit detection               | $V_{T2} = V_S - V_{12}$                                              | $\frac{V_{T2}}{V_{T1}-V_{T2}}$ | 75<br>3              | 90<br>10             | 105<br>30            | mV<br>mV |
| Delay timer short circuit de          | etection Pin                                                         |                                | 5                    | 10                   | 50                   | 111 V    |
| Switched off threshold                | $V_{T11} = V_S - V_{11}$                                             | V <sub>T11</sub>               | 9.5                  | 9.8                  | 10.1                 | V        |
| Charge current                        | 111 '5 '11                                                           | I <sub>ch</sub>                |                      | 23                   | 10.1                 | μA       |
| Dicharge current                      |                                                                      | Idis                           |                      | 3                    |                      | μΑ       |
| Capacitance current                   | $I_5 = I_{ch} - I_{dis}$                                             | I <sub>5</sub>                 | 13                   | 20                   | 27                   | mA       |
| Output short-circuit latch            | Pin 9                                                                | 13                             | 10                   | 20                   | 27                   |          |
| Saturation voltage                    | $I_{9} = 100 \mu A$                                                  | V <sub>sat</sub>               |                      | 150                  | 350                  | mV       |
| Voltage doubler                       | Pin 13                                                               | · sat                          | I                    |                      |                      |          |
| Voltage                               | Duty cycle 100%                                                      | V <sub>13</sub>                | 2 V <sub>S</sub>     |                      |                      |          |
| Oscillator frequency                  |                                                                      | f <sub>13</sub>                | 280                  | 400                  | 520                  | kHz      |
| Internal voltage limitation           | $I_{13} = 5 \text{ mA}$                                              | V <sub>13</sub>                | 26                   | 27.5                 | 30.0                 | V        |
|                                       | (whichever is lower)                                                 | V <sub>13</sub>                | (V <sub>S+14</sub> ) | (V <sub>S+15</sub> ) | (V <sub>S+16</sub> ) | ·        |
| Gate output                           | Pin 14                                                               | 15                             | ( 5+14)              | (*5+15)              | (*5+10/              |          |
| Voltage                               | Low level                                                            | V <sub>14</sub>                | 0.35                 | 0.70                 | 0.95                 | V        |
| C                                     | $V_{Batt} = 16.5 V,$<br>$T_{amb} = 110 \text{ °C}, R_3 = 150 \Omega$ |                                |                      |                      | 1.5 *)               |          |
|                                       | High level,<br>duty cycle 100%                                       | V <sub>14</sub>                |                      | V <sub>13</sub>      |                      |          |
| Current                               | $V_{14} = Low level$                                                 | I <sub>14</sub>                | 1.0                  |                      |                      | mA       |
|                                       | $V_{14} = High level, I_{13} >  I_{14} $                             |                                | -1.0                 |                      |                      |          |
| Enable/ Disable                       | Pin 2                                                                |                                |                      |                      |                      |          |
| Current                               | $V_2 = 0 V$                                                          | I <sub>2</sub>                 | -20                  | -40                  | -60                  | μA       |
| Duty cycle reduction                  | Pin 4                                                                |                                |                      |                      |                      |          |
| Z-voltage                             | $I_4 = 500 \ \mu A$                                                  | V4                             | 6.9                  | 7.4                  | 8.0                  | V        |
| Oscillator                            |                                                                      | -                              |                      |                      |                      |          |
| Frequency                             | Pin6                                                                 | f                              | 10                   |                      | 2000                 | Hz       |
| Threshold cycle<br>Upper              | $V_{14} = \text{High}, \ \alpha_1 = \frac{V_{T100}}{V_S}$            | $\alpha_1$                     | 0.68                 | 0.7                  | 0.72                 |          |
|                                       | $V_{14} = Low, \ \alpha_2 = \frac{V_{T < 100}}{V_S}$                 | α <sub>2</sub>                 | 0.65                 | 0.67                 | 0.69                 |          |
| Lower                                 | $\alpha_3 = \frac{V_{TL}}{V_S}$                                      | α <sub>3</sub>                 | 0.26                 | 0.28                 | 0.3                  |          |
| Oscillator current                    | $V_{Batt} = 12 V$                                                    | ±Iosc                          | 26                   | 40                   | 54                   | μA       |
| Frequency tolerance                   | C <sub>4</sub> open, C <sub>2</sub> = 470 nF,<br>duty cycle = 50%    | f                              | 6.0                  | 9.9                  | 13.5                 | Hz       |

\*) Reference point is battery ground.

## U6084B

TEMIC Semiconductors

# $\underset{\overset{H}}{\overset{H}}{\overset{H}}$





# Preliminary Information

**TELEFUNKEN Semiconductors** Rev. A1, 14-Feb-97



## **Dimensions in mm**

Package SO16 Dimensions in mm



## **Ozone Depleting Substances Policy Statement**

## It is the policy of TEMIC TELEFUNKEN microelectronic GmbH to

- 1. Meet all present and future national and international statutory requirements.
- 2. Regularly and continuously improve the performance of our products, processes, distribution and operating systems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment.

It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances (ODSs).

The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances.

**TEMIC TELEFUNKEN microelectronic GmbH** semiconductor division has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents.

- 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively
- 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA
- 3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C (transitional substances) respectively.

**TEMIC** can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances.

We reserve the right to make changes to improve technical design and may do so without further notice. Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use TEMIC products for any unintended or unauthorized application, the buyer shall indemnify TEMIC against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use.

TEMIC TELEFUNKEN microelectronic GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany Telephone: 49 (0)7131 67 2831, Fax number: 49 (0)7131 67 2423