INTEGRATED CIRCUITS



Objective specification Supersedes data of May 1994 File under Integrated Circuits, IC01 December 1994

# **Philips Semiconductors**





## TDA1315H

#### FEATURES

- Transceiver for SPDIF and "IEC 958" encoded signals
- · High sensitivity input for transformer-coupled links
- TTL-level input for optical links
- Built-in IEC input selector
- Built-in IEC feed-through function
- Automatic sample frequency (fs) detection
- · System clock recovery from IEC input signal
- · Low system clock drift when IEC input signal is removed
- Error detection and concealment
- PLL lock detection in transmit mode
- Serial audio interface conforms to I<sup>2</sup>S-bus format
- Auxiliary I<sup>2</sup>S-bus input for Analog-to-Digital Converter (ADC)
- Audio output selector
- Microcontroller-controlled and stand-alone mode
- 128-byte buffer for user data
- Bytewise exchange of user data with microcontroller
- Decoding of Compact Disc (CD) subcode Q-channel data
- Support for serial copy management system (SCMS)
- Light Emitting Diode (LED) drive capability (sample frequency and error indication)
- Pin-selectable device address for microcontroller interface
- Power-down mode.

#### **ORDERING INFORMATION**

| TYPE     |                      | PACKAGE                                                                                      |          |  |  |  |  |
|----------|----------------------|----------------------------------------------------------------------------------------------|----------|--|--|--|--|
| NUMBER   | NAME                 | PIN POSITION                                                                                 | VERSION  |  |  |  |  |
| TDA1315H | QFP44 <sup>(1)</sup> | plastic quad flat package; 44 leads (lead length 1.3 mm); body $10 \times 10 \times 1.75$ mm | SOT307-2 |  |  |  |  |

#### Note

1. When using reflow soldering it is recommended that the Dry Packing instructions in the *"Quality Reference Pocketbook"* are followed. The pocketbook can be ordered using the code 9398 510 34011.

#### **GENERAL DESCRIPTION**

The Digital Audio Input/Output circuit (DAIO) of the TDA1315H is a complete transceiver for biphase-mark encoded digital audio signals that conform to the SPDIF and *"IEC 958"* interface standards (consumer mode), made in the full CMOS-process C200.

In the receive mode, the device adjusts automatically to one of the three standardized sample frequencies (32, 44.1 or 48 kHz), decodes the input signal and separates audio and control data. A clock signal of either 256 or 384 times the sample frequency is generated to serve as a master clock signal in digital audio systems.

In the transmit mode, the device multiplexes the audio, control and user data and encodes it for subsequent transmission via a cable or optical link.

## TDA1315H

## QUICK REFERENCE DATA

All inputs are TTL compatible; all outputs are CMOS compatible; unless otherwise specified.

| SYMBOL                     | PARAMETER                                | CONDITIONS                                                               | MIN. | TYP. | MAX.            | UNIT |
|----------------------------|------------------------------------------|--------------------------------------------------------------------------|------|------|-----------------|------|
| Supply                     |                                          |                                                                          |      |      |                 |      |
| V <sub>DD</sub>            | supply voltage                           | $V_{DDD} = V_{DDA}$                                                      | 3.4  | 5.0  | 5.5             | V    |
| I <sub>DDAq</sub>          | analog quiescent current                 | PD = 1; T <sub>amb</sub> = 25 °C                                         | _    | _    | 10              | μA   |
| I <sub>DDDq</sub>          | digital quiescent current                | PD = 1; T <sub>amb</sub> = 25 °C                                         | -    | _    | 10              | μA   |
| I <sub>DDA</sub>           | analog supply current                    | f <sub>s</sub> = 48 kHz; CLKSEL = 0;<br>when IECIN1 input is used        | -    | 2.6  | -               | mA   |
| I <sub>DDD</sub>           | digital supply current                   | f <sub>s</sub> = 48 kHz; CLKSEL = 0                                      | -    | 13   | -               | mA   |
| Power                      |                                          |                                                                          |      |      |                 |      |
| P <sub>tot</sub>           | total power dissipation                  | $f_s = 48 \text{ kHz}; \text{ CLKSEL} = 0;$<br>when IECIN1 input is used | -    | 80   | -               | mW   |
| Temperature                |                                          |                                                                          |      |      |                 |      |
| T <sub>amb</sub>           | operating ambient temperature            |                                                                          | -20  | _    | +70             | °C   |
| IEC interface              | ; pin IECIN1 (high sensitivity IEC       | C input)                                                                 |      |      |                 |      |
| V <sub>i(p-p)</sub>        | AC input voltage<br>(peak-to-peak value) |                                                                          | 0.2  | -    | V <sub>DD</sub> | V    |
| Control part               |                                          |                                                                          |      |      |                 |      |
| CHMODE, UN                 | ILOCK, FS32, FS44, FS48 AND C            | OPY (OPEN-DRAIN OUTPUTS)                                                 |      |      |                 |      |
| V <sub>OL</sub>            | LOW level output voltage                 | I <sub>OL</sub> = 3 mA                                                   | -    | -    | 0.5             | V    |
| RESET, SCK,                | LCLK, LMODE AND SYSCLKI (HY              | STERESIS INPUTS)                                                         | •    |      | 1               |      |
| V <sub>tHL</sub>           | negative-going threshold                 | V <sub>DD</sub> = 4.5 to 5.5 V                                           | 0.6  | -    | -               | V    |
| V <sub>tLH</sub>           | positive-going threshold                 | V <sub>DD</sub> = 4.5 to 5.5 V                                           | -    | _    | 2.4             | V    |
| V <sub>hys</sub>           | input voltage hysteresis                 | V <sub>DD</sub> = 4.5 to 5.5 V                                           | -    | 0.7  | -               | V    |
| Clock and tir              | ning                                     |                                                                          |      |      |                 |      |
| V <sub>ref</sub>           | output reference voltage                 |                                                                          | -    | 2.1  | -               | V    |
| RC <sub>int</sub> (PIN 44) |                                          |                                                                          |      |      |                 |      |
| I <sub>CHfr</sub>          | charge-pump output current               | frequency detector loop                                                  | -    | ±12  | -               | μA   |
| I <sub>CHph</sub>          | charge-pump output current               | phase detector loop                                                      | -    | ±24  | -               | μA   |

## **BLOCK DIAGRAM**



## TDA1315H

## PINNING

| SYMBOL            | PIN | PADCELL | DESCRIPTION                                                                                                                                                     |
|-------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RC <sub>fil</sub> | 1   | E029    | PLL loop filter input                                                                                                                                           |
| V <sub>ref</sub>  | 2   | E029    | decoupling internal reference voltage output                                                                                                                    |
| V <sub>DDA</sub>  | 3   | E008    | analog supply voltage                                                                                                                                           |
| V <sub>SSA</sub>  | 4   | E004    | analog ground                                                                                                                                                   |
| IECIN1            | 5   | E007    | high sensitivity IEC input                                                                                                                                      |
| IECIN0            | 6   | IPP04   | TTL level IEC input                                                                                                                                             |
| IECSEL            | 7   | IUP04   | select IEC input 0 or 1 (0 = IECIN0; 1 = IECIN1); this input has an internal pull-up resistor                                                                   |
| IECO              | 8   | OPFH3   | digital audio output for optical and transformer link                                                                                                           |
| IECOEN            | 9   | IUP04   | digital audio output enable (0 = enabled; 1 = disabled/3-state); this input has an internal pull-up resistor                                                    |
| TESTB             | 10  | IPP04   | enable factory test input (0 = normal application; 1 = scan mode)                                                                                               |
| TESTC             | 11  | IPP04   | enable factory test input (0 = normal application; 1 = observation outputs)                                                                                     |
| UNLOCK            | 12  | OPP41A  | PLL out-of-lock (0 = not locked; 1 = locked); this output can drive an LED                                                                                      |
| FS32              | 13  | OPP41A  | indicates sample frequency = 32 kHz (active LOW); this output can drive an LED                                                                                  |
| FS44              | 14  | OPP41A  | indicates sample frequency = 44.1 kHz (active LOW); this output can drive an LED                                                                                |
| FS48              | 15  | OPP41A  | indicates sample frequency = 48 kHz (active LOW); this output can drive an LED                                                                                  |
| CHMODE            | 16  | OPP41A  | use of channel status block (0 = professional use; 1 = consumer use); this output can drive an LED                                                              |
| V <sub>DDD2</sub> | 17  | E008    | digital supply voltage 2                                                                                                                                        |
| V <sub>SSD2</sub> | 18  | E009    | digital ground 2                                                                                                                                                |
| RESET             | 19  | IDP09   | initialization after power-on, requires only an external capacitor connected to $V_{DDD}$ ; this is a Schmitt-trigger input with an internal pull-down resistor |
| PD                | 20  | IPP04   | enable power-down input in the standby mode (0 = normal application; 1 = standby mode)                                                                          |
| CTRLMODE          | 21  | IUP04   | select microcontroller/stand-alone mode (0 = microcontroller; 1 = stand-alone); this input has an internal pull-up resistor                                     |
| LADDR             | 22  | IPP04   | microcontroller interface address switch input (0 = 000001; 1 = 000010)                                                                                         |
| LMODE             | 23  | IPP09   | microcontroller interface mode line input                                                                                                                       |
| LCLK              | 24  | IPP09   | microcontroller interface clock line input                                                                                                                      |
| LDATA             | 25  | IOF24   | microcontroller interface data line input/output                                                                                                                |
| STROBE            | 26  | IDP04   | strobe for control register (active HIGH); this input has an internal pull-down resistor                                                                        |
| UDAVAIL           | 27  | OPF23   | synchronization for output user data ( $0 = data available; 1 = no data$ )                                                                                      |
| TESTA             | 28  | IPP04   | enable factory (scan) test input (0 = normal application; 1 = test clock enable)                                                                                |
| COPY              | 29  | OPP41A  | copyright status bit (0 = copyright asserted; 1 = no copyright asserted); this output can drive an LED                                                          |
| INVALID           | 30  | IOD24   | validity of audio sample input/output (0 = valid sample; 1 = invalid sample); this pin has an internal pull-down resistor                                       |
| DEEM              | 31  | OPF23   | pre-emphasis output bit (0 = no pre-emphasis; 1 = pre-emphasis)                                                                                                 |
| MUTE              | 32  | IUP04   | audio mute input (0 = permanent mute; 1 = mute on receive error); this pin has an internal pull-up resistor                                                     |

| -                   |     | 1       |                                                                                                  |
|---------------------|-----|---------|--------------------------------------------------------------------------------------------------|
| SYMBOL              | PIN | PADCELL | DESCRIPTION                                                                                      |
| I <sup>2</sup> SSEL | 33  | IUP04   | select auxiliary input or normal input in transmit mode                                          |
| SDAUX               | 34  | IPP04   | auxiliary serial data input; I <sup>2</sup> S-bus                                                |
| SD                  | 35  | IOF24   | serial audio data input/output; I <sup>2</sup> S-bus                                             |
| WS                  | 36  | IOF24   | word select input/output; I <sup>2</sup> S-bus                                                   |
| SCK                 | 37  | IOF29   | serial audio clock input/output; I <sup>2</sup> S-bus                                            |
| I <sup>2</sup> SOEN | 38  | IUP04   | serial audio output enable (0 = enabled; 1 = disabled/3-state); this input has an                |
|                     |     |         | internal pull-up resistor                                                                        |
| SYSCLKI             | 39  | IPP09   | system clock input (transmit mode)                                                               |
| SYSCLKO             | 40  | OPFA3   | system clock output (receive mode)                                                               |
| V <sub>SSD1</sub>   | 41  | E009    | digital ground 1                                                                                 |
| V <sub>DDD1</sub>   | 42  | E008    | digital supply voltage 1                                                                         |
| CLKSEL              | 43  | IUP04   | select system clock ( $0 = 384f_s$ ; $1 = 256f_s$ ); this input has an internal pull-up resistor |
| RC <sub>int</sub>   | 44  | E029    | integrating capacitor output                                                                     |



## TDA1315H

#### FUNCTIONAL DESCRIPTION

#### Modes of operation

With respect to the control of the device and the exchange of non-audio data, a microcontroller (host) mode and a stand-alone mode can be considered. The selection of the mode is performed at pin CTRLMODE.

In the stand-alone mode, the device configuration is solely determined by pins. In the host mode an internal control register, or pins or both can be used to change the default settings.

With respect to the direction of the digital audio data, the device can be operated in either a transmit or a receive mode under control of a microcontroller. In the stand-alone mode the device is only a receiver. In the receive mode the input signal can also be made available at the output pin IECO (feed-through) to ease the cascading of digital audio equipment.

The device can be brought to standby mode at all times by activating the PD pin (power down). In this mode all functions are disabled, all outputs 3-stated, supply current is minimized and the contents of the register are saved.

#### General

For those applications where it is important to save power, the PD pin is provided, which, when activated, puts the TDA1315H in standby mode by disabling all functions and 3-stating all outputs, while saving register contents.

As illustrated in Fig.1, the TDA1315H contains the following major functional blocks:

- · IEC input section
- · Biphase demodulator
- Frame and error detection
- · Clock and timing section
- · IEC output section
- · Biphase modulator
- Audio section (I<sup>2</sup>S-bus transceiver)
- Non-audio section (control and FIFO)
- User (microcontroller) interface.

#### IEC INPUT SECTION

There are two biphase signal inputs to the IEC input section. IECIN0 accepts TTL levels from, for example, an optical input device, while IECIN1 is designed for coaxial cable inputs and requires signal levels of minimum 200 mV (p-p) via an external coupling capacitor. The selection of the active input channel is performed by pin IECSEL or by the control register or both. In the receive mode, the selected input signal is applied internally to the biphase audio output section to enable a feed-through function.

#### BIPHASE DEMODULATOR

In the biphase demodulator, the received signal (for details see Chapter "References"[1] and [2]) is converted to binary data and separated into audio and non-audio data for further processing in their dedicated sections. The demodulated input signal is also required for frame and error detection.

#### FRAME AND ERROR DETECTION

In the frame and error detection block, the framing information from the received biphase signal is retrieved to synchronize the biphase demodulator and to allow access to the audio and non-audio data bits. An out-of-lock condition of the PLL is flagged at UNLOCK. The validity of audio samples is indicated at pin INVALID.

#### CLOCK AND TIMING SECTION

In the clock and timing section, the timing information inherent to the received biphase signal is retrieved and a symmetrical master clock signal is generated and output at pin SYSCLKO. Depending on the mode of operation, the frequency of this master clock can be selected by pin CLKSEL, by the control register or both to be either 256fs or  $384f_s$  ( $f_s$  = audio sampling frequency). This section contains all the circuitry of a Phase-Locked Loop (PLL), except for the loop filter components, which are connected externally to pins RC<sub>int</sub> and RC<sub>fil</sub>. When the input signal is interrupted, the oscillator will slowly drift to the centre frequency in order to keep the system operating on a proper frequency. In the transmit mode, all required timing signals are input at pin SYSCLKI and are derived from an externally supplied system clock of either 256fs or 384fs. The input HIGH time of that clock may be in the range between 30% to 70% of the clock period.

#### IEC OUTPUT SECTION

In the IEC output section, either the received (feed-through function) or the generated biphase signal is selected for output at pin IECO, depending on the receive/transmit mode. The output can be enabled/disabled by pin IECOEN, by the control register or both, and can drive a suitable optocoupler and a transformer in parallel.

## TDA1315H

## BIPHASE DEMODULATOR

In the biphase modulator section, audio and non-audio data are combined into subframes, frames and blocks, and encoded in the biphase-mark format during transmit mode. Although there are always 24 audio bits per sample in a subframe, the number of significant bits can be selected as 16, 18, 20 or 24 via the control register (host mode).

## AUDIO SECTION

In the audio section, the left and right channel audio samples are taken from the demodulated data frames and are output serially in accordance with the I<sup>2</sup>S-bus format (for details see Chapter "References" [3] pins SD, SCK and WS) when the TDA1315H is in the receive mode (I<sup>2</sup>S-bus transmitter). The audio output signals are concealed or muted in case certain errors were detected during reception. Mute can be enforced by pin MUTE or via the control register (host mode) and affects, depending on the receive/transmit mode, the I<sup>2</sup>S-bus or IEC output signals. MUTE is internally synchronized with the audio data. In the transmit mode, there is an additional I<sup>2</sup>S-bus data input SDAUX made available to accept audio data from, for example, an ADC. This input can be selected either by pin I<sup>2</sup>SSEL, by the control register or both. The I<sup>2</sup>S-bus Port can be enabled/disabled by pin I<sup>2</sup>SOEN, by the control register or both. In the transmit mode, I<sup>2</sup>S-bus data and timing are supplied by an external source, the TDA1315H then becomes an I<sup>2</sup>S-bus receiver. In this event, selection of an I<sup>2</sup>S-bus source determines which signal is to be output at IECO. Although the phase relationship between system clock (SYSCLKI) and I<sup>2</sup>S timing (SCK) is not critical they must be synchronous with each other, i.e. be derived from the same source.

#### Receive mode

The IEC subframe format defines 20 bits for an audio sample, plus 4 auxiliary bits, which can be used to extend the word length. By default, all 24 data bits per sample are output via the I<sup>2</sup>S-bus Port. This can be changed, however, to 16, 18 or 20 bits via bits 2 and 3 in byte 1 of the control register. The remaining bits will then be zero. The serial audio clock frequency at pin SCK is  $64 \times f_s$ , i.e. there are 32 clock pulses per audio sample (left or right channel):

Apart from detecting the out-of-lock condition of the PLL, received data is checked for the errors listed below. All detected errors will be flagged in the status register and two of them brought out to a pin. Depending on the type of error, different measures are taken.

- Validity flag set. This error condition is also output at pin INVALID, simultaneously with the data. The corresponding audio sample is not modified.
- Parity check error. A concealment operation is performed on both audio channels (left and right), i.e. the last correctly received stereo sample is output again.
- Biphase violation (other than preambles). A concealment operation (hold) is performed on both audio channels (left and right), i.e. the last correctly received stereo sample is output again.
- PLL is out-of-lock. This error condition is also output at pin UNLOCK. Both audio output channels (left and right) are set to zero (mute). The error condition is sampled with the HIGH-to-LOW transition of WS, i.e. muting becomes effective when the outputting of a stereo sample begins. When the PLL has locked again, muting is released only after a full block of audio samples has been received, free of errors. The INVALID output will always be set to LOW simultaneously with this muting.

In the receive mode it is possible to select the auxiliary I<sup>2</sup>S-bus data input SDAUX for output at pin SD. However, there will be no suitable system clock available in the event of an open IEC input or a disabled IEC source and output SD will be muted when the TDA1315H is not in lock. Regardless of which source is selected, a MUTE command will always mute the output signal at pin SD and set the INVALID output to LOW regardless of the validity bit value. When mute command is disabled, muting will be released when the outputting of the next stereo sample begins.

TDA1315H

## Digital audio input/output circuit (DAIO)

|            | INPUT CONDITIONS <sup>(1)</sup> |                   |                                |              |         | PUTS    |
|------------|---------------------------------|-------------------|--------------------------------|--------------|---------|---------|
| PLL LOCKED | MUTE<br>ACTIVATED               | SDAUX<br>SELECTED | I <sup>2</sup> SOUT<br>ENABLED | VALIDITY BIT | INVALID | SD      |
| Х          | Х                               | Х                 | no                             | X            | 3-state | 3-state |
| No         | Х                               | Х                 | yes                            | X            | 0       | 0       |
| Х          | yes                             | Х                 | yes                            | X            | 0       | 0       |
| Yes        | no                              | no                | yes                            | 0            | 0       | IEC     |
| Yes        | no                              | no                | yes                            | 1            | 1       | IEC     |
| Yes        | no                              | yes               | yes                            | X            | 0       | SDAUX   |

#### Table 1 Summary of validity and muting in the receive mode

#### Note

1. X = don't care.

When the I<sup>2</sup>S-bus output Port is disabled by pin I<sup>2</sup>SOEN in the stand-alone mode, pins WS, SCK, SD and INVALID will immediately become 3-state. If, however, this is performed in the host mode via the I<sup>2</sup>SOEN pin or the corresponding bit in the control register, only SD and INVALID will become 3-state immediately. Pins WS and SCK will only become 3-state after the rising edge of STROBE when the STROBE pulse changes the setting from receive to transmit mode. Thus in the host mode, when remaining in the receive mode, I<sup>2</sup>SOEN only influences the SD and INVALID pins. Pins WS and SCK are always enabled. When the I<sup>2</sup>S-bus output Port is re-enabled, data output will start with the beginning of a new stereo sample.

#### Transmit mode

Although the IEC subframe format supports up to 24 bits per audio sample, the number of significant bits can be selected as 16, 18, 20 or 24 via the control register. Because the I<sup>2</sup>S-bus Port then operates as a receiver, the timing has to be selected so that all data bits can be received. Any bits unused or unsupplied will be set to logic 0.

The information regarding audio samples that may be unreliable or invalid has to be entered at pin INVALID simultaneously with the data input to pin SD. The timing will be the same as in the CD decoder ICs (e.g. the EFAB signal of the SAA7310, see Chapter "References"[5].

As the I<sup>2</sup>S-bus Port is used as an input, it must be disabled by the correct combination of pin I<sup>2</sup>SOEN and the corresponding bit in the control register. The pins WS and SCK are set to 3-state on the rising edge of STROBE, whenever the transmit mode is activated. I<sup>2</sup>SOEN influences only the data pin SD. This allows for three different configurations:

- Transmit mode #1, I<sup>2</sup>SOEN = 1, I<sup>2</sup>SSEL = 1. In this instance, I<sup>2</sup>S-bus timing and data are derived from an external source and entered at pins WS, SCK and SD. Output will be at pin IECO, if IECOEN permits.
- Transmit mode #2, I<sup>2</sup>SOEN = 1, I<sup>2</sup>SSEL = 0. In this instance, I<sup>2</sup>S-bus timing is derived from an external source and entered at pins WS and SCK and is also supplied to another I<sup>2</sup>S-bus source, such as an ADC. Data from that other I<sup>2</sup>S-bus source is entered at pin SDAUX. Output will be at pin IECO, if IECOEN permits. In this instance, I<sup>2</sup>SSEL acts as a source selector for pins SD and SDAUX.
- Transmit mode #3, I<sup>2</sup>SOEN = 0, I<sup>2</sup>SSEL = 0. In this instance, I<sup>2</sup>S-bus timing is derived from an external source and entered at pins WS and SCK and is also supplied to another I<sup>2</sup>S-bus source, such as an ADC. Data from the other I<sup>2</sup>S-bus source is entered at pin SDAUX. Output will be at pin IECO, if IECOEN permits, and at pin SD. In this mode, SDAUX data is available both at the IEC output (a type of digital monitor function) and on the I<sup>2</sup>S-bus (e.g. for digital signal processing purposes).

The remaining combination ( $I^2SOEN = 0$ ,  $I^2SSEL = 1$ ) is not used. WS, SCK and SD are then 3-state.

Because the SDAUX input normally receives a signal from an ADC, the signal at pin INVALID will not be interpreted when this input is selected. All samples are assumed to be valid. In all transmit modes, INVALID is an input pin.

TDA1315H

Whenever MUTE is activated in any of the transmit modes, the audio data of the IEC output signal will be muted and the validity bit set to logic 0, regardless of the INVALID input value. When SDAUX is selected, MUTE will also affect the output at pin SD.

|                | INPUT CONDITIONS <sup>(1)</sup> | IEC OUTPI     | JT SIGNAL    |            |
|----------------|---------------------------------|---------------|--------------|------------|
| MUTE ACTIVATED | SDAUX SELECTED                  | INVALID INPUT | VALIDITY BIT | AUDIO BITS |
| No             | no                              | 0             | 0            | from SD    |
| No             | no                              | 1             | 1            | from SD    |
| No             | yes                             | Х             | 0            | from SDAUX |
| Yes            | Х                               | Х             | 0            | 0          |

#### Table 2 Summary of validity and muting in the transmit mode

#### Note

#### 1. X = don't care.

#### NON-AUDIO SECTION

In the non-audio section, the first 30 channel status bits are taken from each block of data. A selection of 16 bits is then assembled as two bytes and transferred to the user interface. In the event of an incorrect IEC signal, i.e. no consumer mode, an error will be flagged at pin CHMODE. The error signal will return to its passive state after a full block of consumer mode data has been received. The user data bits are searched for the beginning of a 'message' (see Section "User data"), which is then stored bytewise in a buffer that can be read by an external microcontroller via the user interface. In the transmit mode, channel status and user data bits are taken from an internal buffer that has been written to by an external microcontroller via the user interface. These bits are required for frame composition in the biphase modulator.

The non-audio section supports only the consumer mode of the *"IEC 958"* specification and handles the channel status and user data information.

The non-audio section can be operated in the stand-alone mode (receive only) and the host mode (transmit/receive).

In the stand-alone mode, a few bits from the channel status are brought out to pins, the user data is not available. In the host mode, channel status and user data are exchanged using a microcontroller. After a RESET in the host mode, the TDA1315H provides general format by default.

#### Channel status

The channel status consists of 30 bits, a number of which are reserved for future standardization. The 16 most significant bits (MSBs), arranged as two bytes, are exchanged using an external microcontroller. The mapping of the channel status bits into these two bytes is given in Tables 3 and 4. All SCMS operations (Serial Copy Management System) will be performed in the microcontroller and no manipulation in the TDA1315H is possible. Bit 0 is always the first bit on the user interface.

In the receive mode, an error signal is generated at pin CHMODE if a professional mode signal is received. Even then, two bytes of information, mapped as defined in Tables 3 and 4, are generated for output. Although there are two bytes of channel status available for output, only the first byte can be read. To identify future modes of the channel status, both mode bits (bits 6 and 7 in the channel status) are available (inverted) from the TDA1315H status register. The channel status is created from the left channel subframes of the IEC signal (preambles 'B' and 'M').

Whenever the channel status, as defined in Tables 3 and 4 (16 bits), differs from the previously received channel status, a bit will be set in the TDA1315H status register. This helps to reduce the data traffic by enabling the microcontroller to read the channel status only after it has changed.

In the transmit mode, the microcontroller supplies consumer mode (Mode 0) channel status data as described in Table 3. Both bytes need to be transferred.

#### Table 3 First byte of transferred channel status **BIT IN** BIT DESCRIPTION CHANNEL STATUS 0 and 1 clock accuracy 29 and 28 25 and 24 2 and 3 sample frequency 4 3 pre-emphasis 5 copyright 2 6 audio/data 1 7 0 consumer/professional use

Table 4 Second byte of transferred channel status

| ВІТ | DESCRIPTION   | BIT IN<br>CHANNEL<br>STATUS |
|-----|---------------|-----------------------------|
| 0   | category code | 15                          |
| 1   | category code | 14                          |
| 2   | category code | 13                          |
| 3   | category code | 12                          |
| 4   | category code | 11                          |
| 5   | category code | 10                          |
| 6   | category code | 9                           |
| 7   | category code | 8                           |

#### User data

In principle, the user data bits may be used in any way required by the user. In order to guarantee compatibility between signals of any source, attempts have been made for the standardization of a user data format. The basic idea is to transfer 'messages' that consist of 'information units'. As messages are, typically, asynchronous with the IEC audio block structure, their transfer relies on software protocol. Currently, the applications for CD subcode and DAT have been accepted. Their general format complies with that protocol and can be described as follows:

- · User data is transferred in the form of messages.
- Messages consist of information units, i.e. groups of 8 bits (bytes).
- Messages are separated by more than 8 zero bits (0).
- Information units within a message may be separated by 0 up to and including 8 zero bits.
- The MSB of each byte is sent first in the user data channel.
- The MSB of each byte is a 1-bit (1, start bit).
- For CD subcode, one byte consists of bits 1QRSTUVW.

Normally, the exchange of user data between the TDA1315H and the microcontroller is based on the general format described above. In the event of CD subcode, this means that 96 bytes need to be transferred for each subcode frame. In order to reduce the amount of data traffic, it is possible to separate the Q-channel bits from the user data and transfer only them. This mode can be enabled by a bit in the control register and leads to the transfers of only 12 bytes per subcode frame. As there is

#### Receive mode

User data bits are extracted from the received IEC subframes and searched for the beginning of a message.

no check in the TDA1315H whether user data is from a CD

source, this Q-channel decoding can be employed

whenever the user data format permits.

When Q-channel decoding is disabled (in the control register), the data bytes of a message are stored in a buffer for subsequent external interpretation or processing. Any 0 bits between information units and between messages are skipped.

It is essential to maintain synchronization of messages, even if not all bytes of a message can be exchanged with the microcontroller in a single transfer, or if there are several messages in the buffer. When user data is transferred in the general format described earlier, the beginning of a message is indicated in the buffer by a 1 bit in the MSB position of the first byte of that message. In all subsequent bytes of the same message, the MSB will be zero. This is illustrated in Table 5 for the CD subcode.

The user data buffer is implemented as a FIFO (First-In, First-Out) with a size of 128 bytes. This allows the storing of a full CD subcode frame. A synchronization signal at pin UDAVAIL supports the transfer of user data to the microcontroller. This signal goes LOW when there is at least 1 byte of user data in the buffer, and returns HIGH only after the last received byte has been read. This is illustrated in Fig.3.

Based on the timing of the CD subcode, the microcontroller should start reading data within 17 ms after UDAVAIL has gone LOW, otherwise the buffer will fill completely and the most recent data will be lost.

December 1994

**TDA1315H** 

## Digital audio input/output circuit (DAIO)

#### **MSB USER DATA** LSB FUNCTION 0 .. ... ... ... .. ... ... 1 Q1 R1 S1 Τ1 U1 V1 W1 start of message 0 Q2 V2 W2 R2 S2 T2 U2 \_ Q3 R3 S3 Т3 U3 V3 W3 0 \_ 0 \_ .. .. •• .. .. •• .. 0 \_ ••• ••• ... ••• ••• ••• ••• 0 Q95 R95 S95 T95 U95 V95 W95 \_ Q96 R96 T96 U96 V96 W96 0 S96 Q1 R1 S1 T1 W1 1 U1 V1 start of next message Q2 U2 W2 0 R2 S2 T2 V2 \_ 0 Q3 R3 S3 Т3 U3 V3 W3 \_ 0 \_ ... ... .. .. ... .. ...

#### Table 5 Synchronization of user data

Although the MSB is first within the IEC user data channel, the LSB is sent first on the user interface to be compatible with other data, i.e. the first byte of a subcode user data frame will be output as follows:

- 1. Bit sent = W1.
- 2. Bit sent = V1.
- 3. Bit sent = U1.
- 4. Bit sent = T1.

- 6. Bit sent = R1.
- 7. Bit sent = Q1.
- 8. Bit sent = 1.

When Q-channel decoding is enabled, only the Q-channel bits are taken from the user data frame and stored in the buffer. Again, any separating 0 bits are skipped. Table 6 shows how data is arranged in the buffer.

| MSB | USER DATA |     |     |     |     |     | LSB |
|-----|-----------|-----|-----|-----|-----|-----|-----|
|     |           |     |     |     |     |     |     |
| Q89 | Q90       | Q91 | Q92 | Q93 | Q94 | Q95 | Q96 |
| Q1  | Q2        | Q3  | Q4  | Q5  | Q6  | Q7  | Q8  |
| Q9  | Q10       | Q11 | Q12 | Q13 | Q14 | Q15 | Q16 |
| Q17 | Q18       | Q19 | Q20 | Q21 | Q22 | Q23 | Q24 |
|     |           |     |     |     |     |     |     |
|     |           |     |     |     |     |     |     |
| Q89 | Q90       | Q91 | Q92 | Q93 | Q94 | Q95 | Q96 |
| Q1  | Q2        | Q3  | Q4  | Q5  | Q6  | Q7  | Q8  |
|     |           |     |     |     |     |     |     |

Table 6 Layout of Q-channel data

In this instance, synchronization of Q-channel frames must be maintained by the microcontroller. It is recommended to read decoded Q-channel data in groups of 12 bytes otherwise synchronization of subcode frames may be lost quickly. Again, the data transfer is supported by the signal at pin UDAVAIL. This time it goes LOW when there is at least one full frame (12 bytes) of Q-channel data in the buffer, and goes HIGH again, when less than 12 bytes are in the buffer. This is illustrated in Fig.4.

An initial synchronization can be obtained by clearing the buffer via the control register, then start counting bytes modulo 12. Again, the LSB is sent first on the user interface, i.e. the first byte of a Q-channel frame will be output as follows:

- 1. Bit sent = Q8.
- 2. Bit sent = Q7.
- 3. Bit sent = Q6.
- 4. Bit sent = Q5.
- 5. Bit sent = Q4.
- Bit sent = Q3.
- 7. Bit sent = Q2.
- 8. Bit sent = Q1.

Writing to the buffer is disabled when the FIFO is full. It is re-enabled when there is at least 1 byte free. Any data overrun condition will be flagged as an error in the status register. When this has occurred, the appropriate strategy for data handling is decided by the microcontroller. It can, for example, clear the buffer via the control register, thereby discarding all remaining data, or it can start reading data rapidly. Clearing the buffer turns UDAVAIL HIGH. The response to reading data is the same as described previously, depending on the mode of reception, i.e. Q-channel decoding or normal message protocol.

For the period that the user data register is selected, the microcontroller has to poll UDAVAIL each time after reading one byte in normal mode, or 12 bytes in Q-channel mode. Possible actions by the microcontroller are as follows:

- If UDAVAIL = 0: reading the next byte in normal mode or the next 12 bytes in Q-channel mode.
- If UDAVAIL = 1: either wait until UDAVAIL goes LOW and continue reading user data byte(s), or write data, read other data or deselect the TDA1315H by foreign addressing.
  - Remark: it is allowed to address the TDA1315H for reading user data again when UDAVAIL is still HIGH, but it is forbidden to apply clock pulses until UDAVAIL has gone LOW.

**Remark:** whenever the buffer is empty (UDAVAIL = 1), normally zeroes will be read, even when the microcontroller tries to read more bytes. Doing so, however, poses the risk of reading not all zeroes. In this event new data is stored in the buffer during reading, thereby losing synchronization. To assure correct information will be read, the microcontroller should perform an addressing sequence (not necessarily to the TDA1315H), whenever an UDAVAIL HIGH is detected before reading further.

#### Transmit mode

User data bits are supplied by the microcontroller in the general message format only, Q-channel encoding is not available in the TDA1315H. Again, UDAVAIL can be used to synchronize transfers. It goes HIGH, when the buffer contains at least 112 bytes, and goes LOW only when there are no more than 16 bytes in the buffer. This is illustrated in Fig.5.

Thus, after UDAVAIL has gone LOW, the microcontroller can write a full CD subcode frame (96 data bytes plus 2 synchronization bytes) to the buffer without needing to poll the state of pin UDAVAIL. In the event that no data are available in the buffer, the user data bits in the IEC output signal will be set to zero. Should the microcontroller attempt to write more data than the buffer can hold, writing will be disabled and the data overrun bit set in the status register. Any bytes that have been transferred but not written into the buffer are lost.

Four zero bits will be inserted automatically between user data bytes (information units). The gap between messages can be achieved by writing a single byte containing all zeroes to the buffer.

#### **USER INTERFACE**

The user interface is an interface between the data processing sections of the TDA1315H and the user. The basic mode of operation (control by a host or stand-alone operation) is selected by pin CTRLMODE. In the host mode, all data, control and status information is, in principle, exchanged with a microcontroller although the device configuration can also be changed by pin control. Up to 2 TDA1315Hs can be used on the same user interface by setting different device addresses via the LADDR pin. In the stand-alone mode (receive only), no microcontroller is needed because important information is brought out to pins FS32, FS44 and FS48, being an indication of sample frequency, copyright protection (COPY) (see Chapter "References"[2]) and use of pre-emphasis (DEEM).

## TDA1315H

#### Stand-alone mode

In this mode, the TDA1315H is automatically configured as a receiver. The configuration, i.e., the mode of operation of the device, is determined by pins CTRLMODE, IECSEL, IECOEN, CLKSEL, I<sup>2</sup>SSEL and I<sup>2</sup>SOEN. Because all of the pins have internal pull-up resistors, the default configuration can be changed by pulling a pin LOW.

The output signals listed below are provided from the channel status. However, all of them are switched off when the PLL is not locked. This includes the situation where no IEC input signal is available:

- Sample frequency is 32 kHz (pin FS32)
- Sample frequency is 44.1 kHz (pin FS44)
- Sample frequency is 48 kHz (pin FS48)
- Copyright status bit (pin COPY)
- Pre-emphasis bit (pin DEEM).

As there will be no output signals from the channel status in the event that non-consumer IEC signals are received, the I<sup>2</sup>S-bus output will still output data in 24 bits format. An LED can be connected to pin CHMODE to provide an indication of such a situation.

#### Host mode

In this mode, the exchange of data and control information between the TDA1315H and a microcontroller is via a serial hardware interface, which comprises the following pins:

- LDATA to microcontroller interface data line.
- LCLK to microcontroller interface clock line.
- LMODE to microcontroller interface mode line.
- LADDR to microcontroller interface address switch.

Two different modes of operation can be distinguished:

- 1. Addressing mode.
- 2. Data transfer mode.

The addressing mode is used to select a device for subsequent data transfer and to define the direction of that transfer as well as the source or destination registers. The addressing mode is characterized by LMODE being LOW and a burst of 8 clock pulses at LCLK, accompanied by 8 data bits. The fundamental timing is illustrated in Fig.6.

Data bits 0 to 1 indicate the type of subsequent data transfer as given in Table 7. The direction of the channel status and user data transfers depends on the transmit/receive mode.

Data bits 2 to 7 represent a 6-bit device address, with bit 7 being the MSB and bit 2 the LSB. The address of the TDA1315H is 000001 (LADDR = 0) or 000010 (LADDR = 1). Should the TDA1315H receive a different address, it will immediately 3-state the LDATA pin and deselect its microcontroller interface logic. A dummy address of 000000 is defined for the deselection of all devices that are connected to the serial microcontroller bus.









TDA1315H

| Table 7 | Selection | of data | exchange |
|---------|-----------|---------|----------|
|---------|-----------|---------|----------|

| BIT 1 | BIT 0 | TRANSFER       | DIRECTION    |
|-------|-------|----------------|--------------|
| 0     | 0     | channel status | input/output |
| 0     | 1     | user data      | input/output |
| 1     | 0     | control        | input        |
| 1     | 1     | status         | output       |

In the data transfer mode, the microcontroller exchanges data with the TDA1315H after it has addressed the device and defined the type of data for that exchange. The selection remains active until the TDA1315H receives a new type of data or is deselected. The fundamental timing of data transfers is illustrated in Fig.7, where LDATA denotes the data from the TDA1315H to the microcontroller (LDATA read). The timing for the opposite direction is essentially the same as in the addressing mode (LDATA write).



All transfers are bytewise, i.e. they are based on groups of 8 bits. Data will be stored in the TDA1315H after the eighth bit of each byte has been received. It is possible to read only the first byte of the channel status and of the TDA1315H status register.

A multi-byte transfer is illustrated in Fig.8. As some other devices, which are expected to connect to the same microcontroller bus lines, require an indication of when 8 bits have been transferred, a so-called halt mode has

been defined. It is characterized by the following conditions: LMODE = LOW, LDATA = 3-state and LCLK = HIGH. The TDA1315H does not need this mode to distinguish one byte from the next, however, it will not make any difference when this occurs. When not used, there is no need to increase the time between the last LCLK pulse of a byte and the first LCLK pulse of the next byte.

## TDA1315H



#### DAIO control

Under microcontroller control, there is also a transmit mode available. Therefore, setting the device configuration is slightly different from the stand-alone mode. Most functions or modes can be set by pins or by the control register or by both. Negative logic is used to implement this 'OR' function. The initial setting of the control register is all ones. For most functions, the TDA1315H can be configured only by pins, as explained for the stand-alone mode. The principle of this type of control is illustrated in Fig.9. However, for changing CLKSEL, I<sup>2</sup>SSEL and the receive/transmit mode, there is a configuration register, which is updated only by an externally supplied STROBE signal. This allows synchronization with other ICs.

At pin LDATA, control information is first entered serially into a shift register and then latched in the control register when complete. The bits of the second byte (6 are used) of this register are internally ORed with their corresponding pins, so that either a LOW or a logic 0 bit will result in a logic 0 state (active LOW). These combined states are then entered in the status register. The resulting CLKSEL and I<sup>2</sup>SSEL information is supplied to the configuration register, i.e. these bits will only be executed in the TDA1315H, together with the receive/transmit bit, after a STROBE has been received. This applies to the host mode. In the stand-alone mode, the configuration register is transparent and any configuration changes are executed immediately. When the TDA1315H status is read, the contents of the status register are output serially at pin LDATA, thereby reflecting the 'OR' combination of configuration control bits and associated pins (negative

logic). The microcontroller is thereby able to determine whether a pin is open-circuit or tied to ground.

When a STROBE is applied in the receive mode (to switch to transmit mode), the outputs WS and SCK are disabled one or two system clock periods after the rising edge of STROBE. At the same time SYSCLKO will be forced LOW and will be disabled one system clock later.

In the transmit mode it is possible to set the receive/transmit bit to zero and then poll the locking status of the TDA1315H and wait with a STROBE until the TDA1315H is in-lock. This method can be used to check whether there is an IEC source, since the TDA1315H will not lock without one. It should be noted that the locking status bit and the UNLOCK pin are only valid, i.e. its value has a meaning, when you are in either the receive mode or the receive/transmit bit is set to zero in the transmit mode.

When the configuration is changed to the receive mode, WS, SCK, INVALID and SYSCLKO outputs are enabled one or two system clock periods after the falling edge of STROBE. SYSCLKO will always be initially LOW, for a short time, and then pulses will appear always starting with the rising edge.

In general WS and SCK outputs are always enabled/disabled simultaneously. Output INVALID will only be enabled when SD, WS and SCK are all enabled. The mode timing is illustrated in Fig.10.

The control register consists of two bytes. The meaning of the control register bits is given in Tables 8 and 9. All bits default to a logic HIGH state after a reset to the TDA1315H. This requires a reset for proper initialization when CTRLMODE is changed after power-up. The LSB (bit 0) is always transferred first.

## TDA1315H

٦



| BIT     | DESCRIPTION                   | FUNCTION                                                     |
|---------|-------------------------------|--------------------------------------------------------------|
| 0       | transmit/receive mode         | 0 = receive<br>1 = transmit                                  |
| 1       | decode subcode<br>Q-channel   | 0 = enable<br>1 = disable                                    |
| 3 and 2 | number of bits to<br>transfer | 00 = 16 bits<br>01 = 18 bits<br>10 = 20 bits<br>11 = 24 bits |
| 4(1)    | clear user data buffer        | 0 = clear<br>1 = leave as is                                 |
| 5       | reserved                      | 0 = undefined<br>1 = default                                 |
| 6       | reserved                      | 0 = undefined<br>1 = default                                 |
| 7       | reserved                      | 0 = undefined<br>1 = default                                 |

| Table 8 | First byte of | control | register |
|---------|---------------|---------|----------|
|         |               |         |          |

1. Bit 4 is reset to HIGH after the TDA1315H has cleared the buffer and has either caused UDAVAIL to go HIGH in the receive mode or LOW in the transmit mode.

| December 1994 |  |
|---------------|--|

| BIT | DESCRIPTION | FUNC       |
|-----|-------------|------------|
| 0   | audio mute  | 0 = enable |

Table 9 Second byte of control register

| BIT | DESCRIPTION                        | FUNCTION                              |
|-----|------------------------------------|---------------------------------------|
| 0   | audio mute                         | 0 = enabled<br>1 = disabled           |
| 1   | IEC output enable                  | 0 = enabled<br>1 = disabled           |
| 2   | select IEC input                   | 0 = TTL level<br>1 = high sensitivity |
| 3   | I <sup>2</sup> S-bus output enable | 0 = enabled<br>1 = disabled           |
| 4   | select I <sup>2</sup> S-bus source | 0 = SDAUX<br>1 = SD                   |
| 5   | select clock frequency             | $0 = 384 f_s$<br>1 = 256 f_s          |
| 6   | reserved                           | 0 = undefined<br>1 = default          |
| 7   | reserved                           | 0 = undefined<br>1 = default          |

**Philips Semiconductors** 



۰. t HD;SB

..ŧ

t HD;SB

# Digital audio input/output circuit (DAIO)

## TDA1315H

Fig.10 Mode switching and timing STROBE input.

MKA597-1

## TDA1315H

#### Status

The status register consists of two bytes. A description of the status register bits is given in Tables 10 and 11. After a reset all bits in the status register will be one.

The various error conditions of the TDA1315H are reflected in bits 0 to 6 of the first byte. The error bits are set (LOW) when the corresponding error conditions occur, they are reset (HIGH) only after the register has been read by the microcontroller. Bit 7 reflects the active transmit/receive state. It is updated after the TDA1315H configuration, as determined by bit 0 of the first control register byte, has been changed. This allows verification of the mode change to, for example, release a mute signal after a successful change.

 Table 10
 First byte of status register

| BIT | DESCRIPTION          | FUNCTION                         |
|-----|----------------------|----------------------------------|
| 0   | channel status mode  | 0 = professional<br>1 = consumer |
| 1   | PLL lock condition   | 0 = not locked<br>1 = locked     |
| 2   | validity flag        | 0 = error<br>1 = no error        |
| 3   | parity check         | 0 = error<br>1 = no error        |
| 4   | biphase violation    | 0 = error<br>1 = no error        |
| 5   | user data overrun    | 0 = error<br>1 = no error        |
| 6   | channel status check | 0 = change<br>1 = no change      |
| 7   | direction of data    | 0 = receive<br>1 = transmit      |

| BIT              | DESCRIPTION                        | FUNCTION                              |
|------------------|------------------------------------|---------------------------------------|
| 0                | audio mute                         | 0 = enabled<br>1 = disabled           |
| 1                | IEC output enable                  | 0 = enabled<br>1 = disabled           |
| 2                | select IEC input                   | 0 = TTL level<br>1 = high sensitivity |
| 3                | I <sup>2</sup> S-bus output enable | 0 = enabled<br>1 = disabled           |
| 4                | select I <sup>2</sup> S-bus source | 0 = SDAUX<br>1 = IEC or CD            |
| 5                | select clock frequency             | $0 = 384f_s$<br>1 = 256f_s            |
| 6(1)             | channel status (bit 7)             | 0 = bit 7 set<br>1 = bit 7 reset      |
| 7 <sup>(1)</sup> | inverse mode bit (bit 6)           | 0 = bit 6 set<br>1 = bit 6 reset      |

## Table 11 Second byte of status register

#### Note

1. Bits 6 and 7 in the second byte of the status register contain the inversion of bits 7 and 6, respectively, of the channel status, which are used as mode bits.

#### Reset and standby mode

Figure 11 illustrates the timing for the toggling between normal and standby mode.

In Figs 11 and 12, when activating PD or RESET, 0 ns can be taken for  $t_{ON:OSC}$  when the oscillator is running (e.g. receive mode).

The TDA1315H uses its internal oscillator for the reset and standby function. This means that it is not necessary, in any mode, to apply a clock at the SYSCLKI input for the TDA1315H to perform the reset or standby function.

For resetting the TDA1315H only a small pulse is necessary at the RESET input. The device then automatically starts the oscillator (in the event that it is not running). The system will then do a synchronous reset (internally) during approximately 3 internal clock periods. This  $t_{RESET}$  starts after the falling edge of RESET or when the oscillator has started, whichever occurs last. Only when this resetting has been accomplished will the external pin programming (e.g. CLKSEL, I<sup>2</sup>SOEN etc.) be read by the TDA1315H. The TDA1315H is then ready for use.



## TDA1315H

#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                                                                                | CONDITIONS                                                           | MIN.  | MAX.                  | UNIT |
|------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------|-----------------------|------|
| V <sub>DD</sub>  | supply voltage (pins 3, 17 and 42)                                                       |                                                                      | -0.5  | +6.5                  | V    |
| I <sub>DD</sub>  | supply current per pin (pins 3, 17 and 42)                                               |                                                                      | -     | 50                    | mA   |
| V <sub>all</sub> | voltage supplied to all pins                                                             | without current<br>limitations                                       | -0.5  | V <sub>DD</sub> + 0.5 | V    |
| I <sub>I/O</sub> | input/output current on any pin<br>except supply pins and<br>pins 8, 12 to 16, 29 and 40 | note 1                                                               | -     | ±10                   | mA   |
| lı               | input current pins 12 to 16 and 29                                                       | V <sub>O</sub> > V <sub>DD</sub> + 0.5 V;<br>output disabled; note 1 | -     | ±10                   | mA   |
| I <sub>I/O</sub> | input/output current pins 12 to 16 and 29                                                | V <sub>O</sub> < V <sub>DD</sub> + 0.5 V;<br>note 1                  | -     | ±20                   | mA   |
| I <sub>8</sub>   | input/output current pin 8                                                               | note 1                                                               | -     | ±60                   | mA   |
| I <sub>40</sub>  | input/output current pin 40                                                              | note 1                                                               | -     | ±80                   | mA   |
| P <sub>tot</sub> | total power dissipation                                                                  |                                                                      | -     | 500                   | mW   |
| T <sub>stg</sub> | storage temperature                                                                      |                                                                      | -65   | +150                  | °C   |
| T <sub>amb</sub> | operating ambient temperature                                                            |                                                                      | -20   | +70                   | °C   |
| V <sub>es</sub>  | electrostatic handling                                                                   | note 2                                                               | -2000 | +2000                 | V    |
|                  |                                                                                          | note 3                                                               | -200  | +200                  | V    |

#### Notes

- 1. In all events and, also, when applied voltages are below –0.5 V or above V<sub>DD</sub> + 0.5 V this current limitation should be taken into account to prevent device damage.
- 2. Human body model: pins 25, 27, 30, 31 and 35 to 37 =  $\pm$ 1500 V; R = 1.5  $\Omega$ ; C = 100 pF; 3 zaps positive and 3 zaps negative.
- 3. Machine model: R = 25  $\Omega$ ; C = 200 pF; L = 0.5  $\mu$ A; 3 zaps positive and 3 zaps negative.

#### HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

#### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 80    | K/W  |

## TDA1315H

## CHARACTERISTICS

 $V_{DDD1} = V_{DDD2} = V_{DDA} = 3.4$  to 5.5 V;  $T_{amb}$  –20 to +70 °C; rise, fall, set-up and hold times are specified between 10% and 90% of full amplitude; delays between 50%; times to and from 3-state with  $R_L = 1.5 \text{ k}\Omega$  to  $\frac{1}{2}V_{DD}$ ; typical values are valid at the typical supply voltage of 5 V unless otherwise specified.

| SYMBOL                              | PARAMETER                                                                                                                                   | CONDITIONS                                                        | MIN.  | TYP. | MAX. | UNIT |  |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|------|------|------|--|
| Supply                              | Supply                                                                                                                                      |                                                                   |       |      |      |      |  |
| V <sub>DD</sub>                     | supply voltage                                                                                                                              | $V_{DDD} = V_{DDA}$                                               | 3.4   | 5.0  | 5.5  | V    |  |
| I <sub>DDD</sub>                    | digital supply current                                                                                                                      | PD = 1; T <sub>amb</sub> = 25 °C                                  | -     | -    | 10   | μΑ   |  |
| I <sub>DDA</sub>                    | analog supply current                                                                                                                       | PD = 1; T <sub>amb</sub> = 25 °C                                  | -     | -    | 10   | μΑ   |  |
| The follow<br>V <sub>DD</sub> = 5 V | The following parameters are typical for receive mode; all outputs enabled (not loaded); $T_{amb} = 25 \text{ °C}$ ; $V_{DD} = 5 \text{ V}$ |                                                                   |       |      |      |      |  |
| I <sub>DDD</sub>                    | digital supply current                                                                                                                      | f <sub>s</sub> = 48 kHz; CLKSEL = 0                               | -     | 13   | _    | mA   |  |
| I <sub>DDA</sub>                    | analog supply current                                                                                                                       | f <sub>s</sub> = 48 kHz; CLKSEL = 0;<br>when IECIN1 input is used | -     | 2.6  | -    | mA   |  |
| P <sub>tot</sub>                    | total power dissipation                                                                                                                     | f <sub>s</sub> = 48 kHz; CLKSEL = 0;<br>when IECIN1 input is used | -     | 80   | -    | mW   |  |
| TTL input s                         | witching levels (without \$                                                                                                                 | Schmitt-trigger)                                                  | ·     |      | ·    | -    |  |
| APPLICABLE -                        | TO PERIPHERAL TYPES: IPPC                                                                                                                   | 04, IUP04, IDP04, IOF24 AND                                       | IOD24 |      |      |      |  |
| V <sub>IL</sub>                     | LOW level input voltage                                                                                                                     | V <sub>DD</sub> = 3.4 V                                           | -     | -    | 0.5  | V    |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 4.5 V                                           | -     | -    | 0.8  | V    |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 5.5 V                                           | -     | -    | 0.8  | V    |  |
| V <sub>IH</sub>                     | HIGH level input voltage                                                                                                                    | V <sub>DD</sub> = 3.4 V                                           | 1.5   | -    | -    | V    |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 4.5 V                                           | 2.0   | _    | _    | V    |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 5.5 V                                           | 2.0   | -    | -    | V    |  |
| TTL input th                        | nresholds (with Schmitt-t                                                                                                                   | rigger)                                                           |       |      |      |      |  |
| APPLICABLE -                        | TO PERIPHERAL TYPES: IPP(                                                                                                                   | 9, IDP09 and IOF29                                                |       |      |      |      |  |
| V <sub>tHL</sub>                    | negative-going threshold                                                                                                                    | V <sub>DD</sub> = 3.4 V                                           | 0.3   | -    | -    | V    |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 4.5 V                                           | 0.6   | -    | _    | V    |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 5.5 V                                           | 0.6   | _    | _    | V    |  |
| V <sub>tLH</sub>                    | positive-going threshold                                                                                                                    | V <sub>DD</sub> = 3.4 V                                           | -     | -    | 1.9  | V    |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 4.5 V                                           | -     | _    | 2.4  | V    |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 5.5 V                                           | -     | -    | 2.4  | V    |  |
| V <sub>hys</sub>                    | hysteresis voltage                                                                                                                          | V <sub>DD</sub> = 3.4 V                                           | -     | 0.6  | -    | V    |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 4.5 V                                           | -     | 0.6  | -    | V    |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 5.5 V                                           | -     | 0.8  | -    | V    |  |
| Input pull-u                        | p and pull-down resistor                                                                                                                    | values; note 1                                                    |       |      |      |      |  |
| APPLICABLE -                        | TO PERIPHERAL TYPES: IUP                                                                                                                    | 04, IDP04, IDP09 AND IOD24                                        |       |      |      |      |  |
| R <sub>pull</sub>                   | pull-up or pull-down                                                                                                                        | V <sub>DD</sub> = 3.4 V                                           | 32    | -    | 203  | kΩ   |  |
|                                     | resistors                                                                                                                                   | V <sub>DD</sub> = 4.5 V                                           | 21    | -    | 134  | kΩ   |  |
|                                     |                                                                                                                                             | V <sub>DD</sub> = 5.5 V                                           | 17    | -    | 104  | kΩ   |  |

| SYMBOL                                                                        | PARAMETER                           | CONDITIONS                                                         | MIN.            | TYP.  | MAX.                 | UNIT |  |
|-------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------|-----------------|-------|----------------------|------|--|
| Outputs sink and source capabilities                                          |                                     |                                                                    |                 |       |                      |      |  |
| APPLICABLE TO PERIPHERAL TYPES: OPF23, IOF24, IOD24, AND IOF29 (2 mA OUTPUTS) |                                     |                                                                    |                 |       |                      |      |  |
| V <sub>OL</sub>                                                               | LOW level output                    | V <sub>DD</sub> = 3.4 V; I <sub>O</sub> = 1.5 mA                   | _               | -     | 0.5                  | V    |  |
|                                                                               | voltage                             | V <sub>DD</sub> = 4.5 V; I <sub>O</sub> = 2 mA                     | _               | -     | 0.5                  | V    |  |
|                                                                               |                                     | V <sub>DD</sub> = 5.5 V; I <sub>O</sub> = 2.25 mA                  | _               | -     | 0.5                  | V    |  |
| V <sub>OH</sub>                                                               | HIGH level output                   | V <sub>DD</sub> = 3.4 V; I <sub>O</sub> = -1.5 mA                  | 2.9             | -     | -                    | V    |  |
|                                                                               | voltage                             | V <sub>DD</sub> = 4.5 V; I <sub>O</sub> = -2 mA                    | 4.0             | -     | -                    | V    |  |
|                                                                               |                                     | $V_{DD} = 5.5 \text{ V}; I_{O} = -2.25 \text{ mA}$                 | 5.0             | -     | -                    | V    |  |
| APPLICABLE 1                                                                  | O PERIPHERAL TYPE: OPP4             | 1A (4 mA output)                                                   |                 |       |                      |      |  |
| V <sub>OL</sub>                                                               | LOW level output                    | V <sub>DD</sub> = 3.4 V; I <sub>O</sub> = 3 mA                     | _               | _     | 0.5                  | V    |  |
|                                                                               | voltage                             | V <sub>DD</sub> = 4.5 V; I <sub>O</sub> = 4 mA                     | _               | -     | 0.5                  | V    |  |
|                                                                               |                                     | V <sub>DD</sub> = 5.5 V; I <sub>O</sub> = 4.5 mA                   | -               | -     | 0.5                  | V    |  |
| APPLICABLE 1                                                                  | O PERIPHERAL TYPE: OPFH             | I3 (12 mA output)                                                  | •               |       | •                    |      |  |
| V <sub>OL</sub>                                                               | LOW level output                    | V <sub>DD</sub> = 3.4 V; I <sub>O</sub> = 9 mA                     | _               | -     | 0.5                  | V    |  |
|                                                                               | voltage                             | V <sub>DD</sub> = 4.5 V; I <sub>O</sub> = 12 mA                    | _               | -     | 0.5                  | V    |  |
|                                                                               |                                     | V <sub>DD</sub> = 5.5 V; I <sub>O</sub> = 13.5 mA                  | -               | -     | 0.5                  | V    |  |
| V <sub>OH</sub>                                                               | HIGH level output                   | V <sub>DD</sub> = 3.4 V; I <sub>O</sub> = -9 mA                    | 2.9             | -     | -                    | V    |  |
|                                                                               | voltage                             | $V_{DD} = 4.5 \text{ V}; I_{O} = -12 \text{ mA}$                   | 4.0             | -     | -                    | V    |  |
|                                                                               |                                     | V <sub>DD</sub> = 5.5 V; I <sub>O</sub> = -13.5 mA                 | 5.0             | -     | -                    | V    |  |
| APPLICABLE 1                                                                  | O PERIPHERAL TYPE: OPFA             | 3 (16 mA output)                                                   |                 |       |                      |      |  |
| V <sub>OL</sub>                                                               | LOW level output                    | V <sub>DD</sub> = 3.4 V; I <sub>O</sub> = 12 mA                    | -               | -     | 0.5                  | V    |  |
| V                                                                             | voltage                             | V <sub>DD</sub> = 4.5 V; I <sub>O</sub> = 16 mA                    | -               | -     | 0.5                  | V    |  |
|                                                                               |                                     | V <sub>DD</sub> = 5.5 V; I <sub>O</sub> = 18 mA                    | _               | -     | 0.5                  | V    |  |
| V <sub>OH</sub>                                                               | HIGH level output                   | $V_{DD} = 3.4 \text{ V}; I_{O} = -12 \text{ mA}$                   | 2.9             | -     | -                    | V    |  |
|                                                                               | voltage                             | $V_{DD} = 4.5 \text{ V}; I_{O} = -16 \text{ mA}$                   | 4.0             | -     | -                    | V    |  |
|                                                                               |                                     | $V_{DD} = 5.5 \text{ V}; I_{O} = -18 \text{ mA}$                   | 5.0             | -     | _                    | V    |  |
| Input and 3-                                                                  | state (OFF state) leakage           | e currents                                                         |                 |       |                      |      |  |
| APPLICABLE 1                                                                  | O PERIPHERAL TYPES: IPP0            | 4 and IPP09                                                        |                 |       |                      |      |  |
| I <sub>LI</sub>                                                               | input leakage current               | $V_{I} = 0 \text{ or } 5.5 \text{ V}; V_{DD} = 5.5 \text{ V}$      | _               | _     | ±1                   | μA   |  |
| APPLICABLE 1                                                                  | O PERIPHERAL TYPES: OPF             | 23, OPFH3, OPFA3, OPP41A                                           | , IOF24 AND     | IOF29 |                      |      |  |
| ll <sub>ozl</sub>                                                             | 3-state leakage current             | $V_{O} = 0 \text{ or } 5.5 \text{ V};$<br>$V_{DD} = 5.5 \text{ V}$ | _               | _     | ±5                   | μA   |  |
| IEC interfac                                                                  | e; note 2; (for timing see C        | Chapter "References", item 1)                                      |                 |       |                      |      |  |
| IECO (PIN 8)                                                                  |                                     |                                                                    |                 |       |                      |      |  |
| t <sub>dIEC</sub>                                                             | output delay with respect to IECINx | receive mode                                                       | 2T <sub>c</sub> | _     | 3T <sub>c</sub> + 50 | ns   |  |

| SYMBOL                    | PARAMETER                                                                     | CONDITIONS                                       | MIN.                                       | TYP.               | MAX.                 | UNIT |  |  |
|---------------------------|-------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------|--------------------|----------------------|------|--|--|
| IECIN1 (PIN 5)            |                                                                               |                                                  |                                            |                    |                      |      |  |  |
| V <sub>i(p-p)</sub>       | AC input voltage<br>(peak-to-peak value)                                      |                                                  | 0.2                                        | -                  | V <sub>DD</sub>      | V    |  |  |
| li                        | input current                                                                 | V <sub>I</sub> = 0 or 5 V; V <sub>DD</sub> = 5 V | _                                          | ±550               | -                    | μA   |  |  |
| V <sub>bias</sub>         | DC bias voltage                                                               |                                                  | _                                          | 0.5V <sub>DD</sub> | -                    | V    |  |  |
| I <sup>2</sup> S-bus inte | I <sup>2</sup> S-bus interface: (for timing see Chapter "References", item 3) |                                                  |                                            |                    |                      |      |  |  |
| SD INPUT/OU               | TPUT (PIN 35)                                                                 | · ,                                              |                                            |                    |                      |      |  |  |
| t <sub>dSDAUX</sub>       | output delay with<br>respect to SDAUX                                         |                                                  | -                                          | -                  | 50                   | ns   |  |  |
| Microcontro               | bller interface (see Figs 6                                                   | and 7)                                           |                                            |                    |                      |      |  |  |
| Т                         | LCLK period                                                                   |                                                  | T <sub>c</sub> + 50                        | _                  | _                    | ns   |  |  |
| t <sub>HC</sub>           | LCLK HIGH period                                                              |                                                  | 25                                         | _                  | _                    | ns   |  |  |
| t <sub>LC</sub>           | LCLK LOW period                                                               |                                                  | 25                                         | _                  | _                    | ns   |  |  |
| t <sub>SU:AD</sub>        | LADDR set-up time                                                             |                                                  | 25                                         | _                  | _                    | ns   |  |  |
| t <sub>HD;AD</sub>        | LADDR hold time                                                               |                                                  | 25                                         | _                  | _                    | ns   |  |  |
| t <sub>SU;MA</sub>        | LMODE set-up time                                                             | addressing mode                                  | $\frac{1}{2}(T_{c} + 50)$                  | _                  | _                    | ns   |  |  |
| t <sub>HD;MA</sub>        | LMODE hold time                                                               | addressing mode                                  | $\frac{1}{2}(T_{c} + 50)$                  | _                  | _                    | ns   |  |  |
| t <sub>SU;MT</sub>        | LMODE set-up time                                                             | halt mode                                        | 25                                         | -                  | _                    | ns   |  |  |
| t <sub>HD;MT</sub>        | LMODE hold time                                                               | halt mode                                        | 25                                         | -                  | -                    | ns   |  |  |
| t <sub>SU;DA</sub>        | LDATA set-up time                                                             | write and addressing mode                        | 25                                         | -                  | -                    | ns   |  |  |
| t <sub>HD;DA</sub>        | LDATA hold time                                                               | write and addressing mode                        | 25                                         | -                  | _                    | ns   |  |  |
| t <sub>EN;DT</sub>        | LDATA enable time                                                             | data read mode                                   | _                                          | _                  | 50                   | ns   |  |  |
| t <sub>HD;DT</sub>        | LDATA hold time                                                               | data read mode; note 3                           | <sup>1</sup> / <sub>2</sub> T <sub>c</sub> | -                  | T <sub>c</sub> + 50  | ns   |  |  |
| t <sub>3DT</sub>          | LDATA disable time                                                            | data read mode                                   | _                                          | _                  | 50                   | ns   |  |  |
| t <sub>halt</sub>         | LMODE halt time                                                               |                                                  | 0                                          | _                  | _                    | ns   |  |  |
| Mode switc                | hing and STROBE (see Fi                                                       | ig.10)                                           |                                            |                    | -                    |      |  |  |
| t <sub>H;SB</sub>         | STROBE HIGH time                                                              |                                                  | 3T <sub>c</sub> + 50                       | _                  | _                    | ns   |  |  |
| t <sub>L;SB</sub>         | STROBE LOW time                                                               |                                                  | 3T <sub>c</sub> + 50                       | -                  | -                    | ns   |  |  |
| t <sub>SU;SB</sub>        | set-up time before<br>STROBE                                                  | for pins or bits                                 | -T <sub>c</sub> + 50                       | -                  | -                    | ns   |  |  |
| t <sub>HD;SB</sub>        | hold time after STROBE                                                        | for pins or bits                                 | 2T <sub>c</sub> + 50                       | -                  | _                    | ns   |  |  |
| t <sub>DBIT</sub>         | delay LCLK to internal bit                                                    | control register                                 | 2T <sub>c</sub>                            | -                  | 3T <sub>c</sub> + 50 | ns   |  |  |
| t <sub>EN;SD</sub>        | SD enable time                                                                |                                                  | T <sub>c</sub>                             | -                  | 2T <sub>c</sub> + 50 | ns   |  |  |
| t <sub>3SD</sub>          | SD and INVALID disable time                                                   |                                                  | -                                          | -                  | T <sub>c</sub> + 50  | ns   |  |  |
| t <sub>EN;WS</sub>        | WS, SCK and INVALID enable time                                               |                                                  | T <sub>c</sub>                             | -                  | 2T <sub>c</sub> + 50 | ns   |  |  |
| t <sub>3WS</sub>          | WS and SCK disable time                                                       |                                                  | T <sub>c</sub>                             | -                  | 2T <sub>c</sub> + 50 | ns   |  |  |
| t <sub>EN;CO</sub>        | SYSCLKO enable time                                                           |                                                  | T <sub>c</sub>                             | -                  | 2T <sub>c</sub> + 50 | ns   |  |  |

| SYMBOL                          | PARAMETER                   | CONDITIONS                                                         | MIN.                                       | TYP.                    | MAX.                                          | UNIT    |
|---------------------------------|-----------------------------|--------------------------------------------------------------------|--------------------------------------------|-------------------------|-----------------------------------------------|---------|
| t <sub>3CO</sub>                | SYSCLKO disable time        |                                                                    | 2T <sub>c</sub>                            | -                       | 3T <sub>c</sub> + 50                          | ns      |
| t <sub>LE;CO</sub>              | SYSCLKO LOW time            | when enabled                                                       | <sup>1</sup> / <sub>2</sub> T <sub>s</sub> | _                       | 1.5T <sub>s</sub> + 50                        | ns      |
| t <sub>LD;CO</sub>              | SYSCLKO LOW time            | when disabled                                                      | T <sub>c</sub> – T <sub>s</sub>            | -                       | T <sub>c</sub> + 50                           | ns      |
| t <sub>HD;CI</sub>              | SYSCLKI hold time           |                                                                    | 3T <sub>c</sub> + 50                       | -                       | -                                             | ns      |
| t <sub>ON;OSC</sub>             | oscillator start-up time    | C <sub>ref</sub> in μF; note 4                                     | 0                                          | -                       | <sup>1</sup> / <sub>10</sub> C <sub>ref</sub> | s       |
| t <sub>OFF;OSC</sub>            | oscillator switch-off time  |                                                                    | 2T <sub>c</sub>                            | -                       | 3T <sub>c</sub> + 50                          | ns      |
| Standby mo                      | Standby mode (see Fig.11)   |                                                                    |                                            |                         |                                               |         |
| t <sub>3OP</sub>                | outputs disable time        |                                                                    | -                                          | -                       | T <sub>c</sub> + 50                           | ns      |
| t <sub>EN;OP</sub>              | outputs enable time         |                                                                    | -                                          | -                       | T <sub>c</sub> + 50                           | ns      |
| t <sub>3CR</sub>                | SYSCLKO disable time        | receive mode                                                       | T <sub>c</sub>                             | _                       | 2T <sub>c</sub> + 50                          | ns      |
| t <sub>EN;CR</sub>              | SYSCLKO enable time         | receive mode                                                       | _                                          | -                       | T <sub>c</sub> + 50                           | ns      |
| RESET (see                      | Fig.12)                     |                                                                    |                                            |                         | •                                             |         |
| t <sub>HR</sub>                 | RESET HIGH time             |                                                                    | 25                                         | _                       | _                                             | ns      |
| t <sub>RESET</sub>              | internal RESET time         |                                                                    | -                                          | -                       | 2                                             | μs      |
| Clock and t                     | iming (pins SYSCLKI and     | SYSCLKO)                                                           |                                            |                         |                                               |         |
| δεγερικί                        | input clock duty factor     |                                                                    | 30                                         | 50                      | 70                                            | %       |
| δ <sub>SYSCLKO</sub>            | output clock duty factor    |                                                                    | 45                                         | 50                      | 55                                            | %       |
| Δt/t                            | SYSCLKO output clock jitter | $\Delta V_{DDA} < 10 \ \mu V$                                      | -                                          | $\pm 50 \times 10^{-6}$ | -                                             |         |
| k <sub>oL</sub>                 | VCO conversion gain         | RC <sub>fil</sub> to SYSCLKO;<br>CLKSEL = 1                        | -                                          | 225 × 10 <sup>6</sup>   | -                                             | rad/s/V |
| k <sub>oH</sub>                 | VCO conversion gain         | RC <sub>fil</sub> to SYSCLKO;<br>CLKSEL = 0                        | -                                          | 250 × 10 <sup>6</sup>   | -                                             | rad/s/V |
| 2f <sub>rL</sub>                | VCO frequency tuning range  | at SYSCLKO; CLKSEL = 1                                             | -                                          | 16                      | -                                             | MHz     |
| 2f <sub>rH</sub>                | VCO frequency tuning range  | at SYSCLKO; CLKSEL = 0                                             | -                                          | 22                      | -                                             | MHz     |
| f <sub>cL</sub>                 | VCO centre frequency        | at SYSCLKO; RC <sub>fil</sub> = V <sub>ref</sub> ;<br>CLKSEL = 1   | -                                          | 12.5                    | -                                             | MHz     |
| f <sub>cH</sub>                 | VCO centre frequency        | at SYSCLKO; RC <sub>fil</sub> = V <sub>ref</sub> ;<br>CLKSEL = 0   | -                                          | 19                      | -                                             | MHz     |
| V <sub>ref</sub> OUTPUT (PIN 2) |                             |                                                                    |                                            |                         |                                               |         |
| V <sub>ref</sub>                | output reference voltage    |                                                                    | _                                          | 2.1                     | _                                             | V       |
| I <sub>ref</sub>                | output reference current    | V <sub>ref</sub> = 0 V                                             | _                                          | 28                      | _                                             | μA      |
| RC <sub>fil</sub> INPUT (PIN 1) |                             |                                                                    |                                            |                         |                                               |         |
| V <sub>trL</sub>                | input tuning voltage        | f <sub>s</sub> = 32 to 48 kHz;<br>CLKSEL = 1                       | -                                          | 100                     | _                                             | mV      |
| V <sub>trH</sub>                | input tuning voltage        | f <sub>s</sub> = 32 to 48 kHz;<br>CLKSEL = 0                       | -                                          | 150                     | -                                             | mV      |
| ILI                             | input leakage current       | V <sub>I</sub> = 0 or 5.5 V;<br>V <sub>DD</sub> = 5.5 V; TESTB = 1 | -                                          | -                       | ±1                                            | μA      |

## TDA1315H

| SYMBOL                                                                | PARAMETER                      | CONDITIONS                                   | MIN.                 | TYP. | MAX.                 | UNIT |
|-----------------------------------------------------------------------|--------------------------------|----------------------------------------------|----------------------|------|----------------------|------|
| R <sub>tr</sub>                                                       | transmission-gate<br>resistor  | $V_{ref}$ = 2.1 V; $V_{DD}$ = 5 V;<br>note 5 | -                    | 1    | -                    | MΩ   |
| RC <sub>int</sub> OUTPUT (PIN 44)                                     |                                |                                              |                      |      |                      |      |
| Co                                                                    | parallel output<br>capacitance |                                              | -                    | 5    | -                    | pF   |
| I <sub>ch(fr)</sub>                                                   | output charge current          | frequency detector loop                      | -                    | ±12  | _                    | μA   |
| I <sub>ch(ph)</sub>                                                   | output charge current          | phase detector loop                          | _                    | ±24  | _                    | μΑ   |
| SYSCLKI INPUT (PIN 39); TRANSMIT MODE; $V_{DD}$ = 3.4 to 5.5 V        |                                |                                              |                      |      |                      |      |
| f <sub>iclk</sub>                                                     | input clock frequency          | CLKSEL = 1; note 6                           | -                    | -    | 16 <sup>(6)</sup>    | MHz  |
|                                                                       |                                | CLKSEL = 0; note 6                           | _                    | _    | 24 <sup>(6)</sup>    | MHz  |
| SYSCLKO OUTPUT (PIN 40); RECEIVE MODE; V <sub>DD</sub> = 3.4 TO 5.5 V |                                |                                              |                      |      |                      |      |
| f <sub>oclk(I)</sub> output clou<br>lower limit                       | output clock frequency         | CLKSEL = 1                                   | 2 <sup>(8)</sup>     | -    | 8.06 <sup>(7)</sup>  | MHz  |
|                                                                       | lower limit oscillator         | CLKSEL = 0                                   | 4 <sup>(8)</sup>     | -    | 12.09 <sup>(7)</sup> | MHz  |
| f <sub>oclk(u)</sub>                                                  | output clock frequency         | CLKSEL = 1                                   | 12.42 <sup>(7)</sup> | -    | 26 <sup>(8)</sup>    | MHz  |
| upper                                                                 | upper limit oscillator         | CLKSEL = 0                                   | 18.63 <sup>(7)</sup> | -    | 37 <sup>(8)</sup>    | MHz  |

#### Notes

- 1. Pull-up specified at input to  $V_{SS}$ , pull-down specified at input to  $V_{DD}$ .
- 2. Most timing specifications are related to clock periods. Two basic periods are of importance:
  - a) T<sub>c</sub>, this is the internal clock period of the TDA1315H being  $1_{128}$ fs seconds.
  - b)  $T_s$ , this is the system clock period such as SYSCLKI or SYSCLKO, being  $\frac{1}{256}f_s$  or  $\frac{1}{384}f_s$  seconds.
  - c) It should be noted that in the receive mode clock frequencies are only reliable when the TDA1315H is in-lock.
- 3. In the transmit mode, when SYSCLKI is  $384f_s$  and 30% or 70% duty cycle:  $t_{HD;DT}$  is  $0.43T_c$  minimum.
- This time strongly depends on the external decoupling capacitor connected to V<sub>ref</sub> (pin 2). When the capacitor is
  initially empty, it must first be charged before the oscillator can start.
- Internally this resistor will be connected between RC<sub>fil</sub> and V<sub>ref</sub>, when there is no signal on the selected IEC input in receive mode, or when the oscillator is turned off. This is to prevent the oscillator to drift to extreme low or high frequencies. See also Chapter "Characteristics" with regards to f<sub>oclk(l)</sub> and f<sub>oclk(u)</sub>.
- 6. These figures are theoretical limits for the TDA1315H. In the application, the maximum frequencies at  $f_s = 48$  kHz will be fixed. Consequently  $f_{iclk} = 12.288$  MHz (CLKSEL = 1) and  $f_{iclk} = 18.432$  MHz (CLKSEL = 0).
- 7. These frequencies mean that the TDA1315H is guaranteed to lock in the range  $f_s = 31.5$  to 48.5 kHz over the whole supply voltage range and specified temperature range.
- 8. These are the limit frequencies that the internal oscillator may reach under extreme conditions when the VCO input (pin RC<sub>fil</sub>) would be controlled far beyond its normal tuning range. An internal resistor however, prevents that these frequencies can be reached when there is no signal to lock-on to. See also Chapter "Characteristics" regarding R<sub>tr</sub>.

### QUALITY SPECIFICATION

In accordance with "SNW-FQ-611E". The number of this quality specification can be found in the "Quality Reference Pocketbook". The pocketbook can be ordered using the code 9398 510 34011.

## TDA1315H

#### TEST AND APPLICATION INFORMATION

Figures 13 to 15 indicate typical systems environment of the TDA1315H. They are intended to give examples of which external blocks may be added to compose a system for particular requirements. The loop filter configuration and values in the examples meet the requirements for mid-end and high-end audio applications.

#### **Test information**

 Table 12
 Test pin functions

| TEST PIN  | DESCRIPTION                                                                                         |
|-----------|-----------------------------------------------------------------------------------------------------|
| TESTA = 0 | normal application operation                                                                        |
| TESTA = 1 | test mode i.e. system clock equals SYSCLKI                                                          |
| TESTB = 0 | normal mode when TESTA = 1                                                                          |
| TESTB = 1 | scan mode when TESTA = 1; high-ohmic resistor between $RC_{fil}$ and $V_{ref}$ pins always disabled |
| TESTC = 0 | normal operation                                                                                    |
| TESTC = 1 | CHMODE equals system clock; IECO equals IECIN1 slicer output; RAM test enabled                      |

#### Table 13 Implemented test scan chains

| SCAN NUMBER | LENGTH (BITS) | SCAN INPUT          | OUTPUT  | ACTIVE EDGE OF<br>SYSCLKI |
|-------------|---------------|---------------------|---------|---------------------------|
| 1           | 54            | IECSEL              | FS32    | negative                  |
| 2           | 54            | IECOEN              | FS44    | negative                  |
| 3           | 54            | LADDR               | FS48    | negative                  |
| 4           | 54            | MUTE                | COPY    | negative                  |
| 5           | 53            | LMODE               | CHMODE  | negative                  |
| 6           | 53            | STROBE              | UDAVAIL | negative                  |
| 7           | 51            | I <sup>2</sup> SSEL | DEEM    | negative                  |
| 8           | 31            | CLKSEL              | UNLOCK  | positive                  |

#### Stand alone application (receive only)

A very simple implementation of the stand-alone application is illustrated in Fig.13. In simple terms, it is an IEC-to-analog converter. The IEC signal is input via a shielded cable and enters the TDA1315H via its high-sensitivity input. The audio output is supplied to a DAC via the enabled I<sup>2</sup>S-bus Port, the DEEM output can be used to switch a de-emphasis network in and out of the signal path. The system clock frequency can be selected and is available should any digital filters in the DAC block require such a clock. The sample frequency of the received signal together with any out-of-lock condition of the phase-locked loop and the presence of a professional mode IEC signal can be displayed with LEDs.



TDA1315H

# Microcontroller based application (receive and/or transmit)

The microcontroller-based application is illustrated in Fig.14. Functional blocks are shown for both the receive and the transmit mode. Here, the IEC signal is input via an optical fiber link and an associated optocoupler and enters the TDA1315H at its TTL-level input. The I<sup>2</sup>S-bus output signal is applied to a digital signal processing module, which may contain signal processors, DACs, a recording device etc. An ADC can be an optional source for that module. As the microcontroller can obtain all status information and data via the serial bus, it will provide display information and also will control the whole system, including the receive/transmit switch. For simplicity reasons, pin-based mode selection is not shown in this diagram. In the transmit mode, both system clock and I<sup>2</sup>S-bus timing are derived from a central timing block. The IEC output signal feeds an optical fiber link via a suitable optocoupler.

Concerning the wide supply voltage range of the TDA1315H, it is not possible to have a transformer-coupled IEC output that fulfils the "IEC 958" standard over the full supply voltage range. The output will have an amplitude of 0.5 V (p-p) with a tolerance of  $\pm 20\%$ .



## TDA1315H

# Transmit mode only application (also possible without microcontroller)

In Fig.15 an example is given, how the TDA1315H can be operated as a transmitter without microcontroller. When the CTRLMODE pin is LOW, a reset applied to theTDA1315H will result in a default transmit mode. When the user is not interested in sending non-default channel status data (zeros) or user data, it remains always possible to encode audio data at the I<sup>2</sup>S bus to the IEC output. When no microcontroller is used, the TDA1315H will remain fully pin programmable when STROBE is connected to supply permanently.

# When the receive mode is not used, a dedicated loop-filter for the PLL is not necessary. However, for correct operation the TDA1315H does need a functional oscillator. The minimum configuration is defined by keeping pin 44 (RC<sub>int</sub> output) floating and connecting pin 1 (RC<sub>fil</sub> input) to pin 2 (V<sub>ref</sub> output). For the resetting and standby functions the oscillator will operate correctly.



## TDA1315H

#### REFERENCES

- 1. "Digital audio interface", first edition 1989-03, international standard "IEC 958".
- 2. "Digital audio interface for domestic use", Philips/Sony, September 1983.
- 3. *"I<sup>2</sup>S-bus specification"*, release 2-86, Philips export B.V., order number 9398 332 10011.
- 4. "Amendment to document IEC 958: Digital audio interface", Project number. 84.11.02107.
- 5. "SAA7310, development data sheet", Philips Semiconductors, October 1987, order number 9397 153 90142.

## TDA1315H

#### PACKAGE OUTLINE



## TDA1315H

#### SOLDERING

#### Plastic quad flat-packs

#### BY WAVE

During placement and before soldering, the component must be fixed with a droplet of adhesive. After curing the adhesive, the component can be soldered. The adhesive can be applied by screen printing, pin transfer or syringe dispensing.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder bath is 10 s, if allowed to cool to less than 150 °C within 6 s. Typical dwell time is 4 s at 250 °C.

A modified wave soldering technique is recommended using two solder waves (dual-wave), in which a turbulent wave with high upward pressure is followed by a smooth laminar wave. Using a mildly-activated flux eliminates the need for removal of corrosive residues in most applications.

#### BY SOLDER PASTE REFLOW

Reflow soldering requires the solder paste (a suspension of fine solder particles, flux and binding agent) to be

applied to the substrate by screen printing, stencilling or pressure-syringe dispensing before device placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt, infrared, and vapour-phase reflow. Dwell times vary between 50 and 300 s according to method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 min at 45 °C.

REPAIRING SOLDERED JOINTS (BY HAND-HELD SOLDERING IRON OR PULSE-HEATED SOLDER TOOL)

Fix the component by first soldering two, diagonally opposite, end pins. Apply the heating tool to the flat part of the pin only. Contact time must be limited to 10 s at up to  $300 \,^{\circ}$ C. When using proper tools, all other pins can be soldered in one operation within 2 to 5 s at between 270 and 320  $^{\circ}$ C. (Pulse-heated soldering is not recommended for SO packages.)

For pulse-heated solder tool (resistance) soldering of VSO packages, solder is applied to the substrate by dipping or by an extra thick tin/lead plating before package placement.

#### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |

#### Application information

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

TDA1315H

NOTES

## Philips Semiconductors – a worldwide company

Argentina: IEROD, Av. Juramento 1992 - 14.b, (1428) BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. (02)805 4455, Fax. (02)805 4466 Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213, Tel. (01)60 101-1236, Fax. (01)60 101-1211 Belgium: Postbus 90050, 5600 PB EINDHOVEN, The Netherlands, Tel. (31)40 783 749, Fax. (31)40 788 399 Brazil: Rua do Rocio 220 - 5<sup>th</sup> floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil. P.O. Box 7383 (01064-970). Tel. (011)821-2333, Fax. (011)829-1849 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS: Tel. (800) 234-7381, Fax. (708) 296-8556 Chile: Av. Santa Maria 0760, SANTIAGO, Tel. (02)773 816, Fax. (02)777 6730 Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17, 77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549 Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. (032)88 2636, Fax. (031)57 1949 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. (9)0-50261, Fax. (9)0-520971 France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. (01)4099 6161, Fax. (01)4099 6427 Germany: P.O. Box 10 63 23, 20043 HAMBURG, Tel. (040)3296-0, Fax. (040)3296 213. Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01)4894 339/4894 911, Fax. (01)4814 240 Hong Kong: PHILIPS HONG KONG Ltd., 6/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, N.T., Tel. (852)424 5121, Fax. (852)428 6729 India: Philips INDIA Ltd, Shivsagar Estate, A Block , Dr. Annie Besant Rd. Worli, Bombay 400 018 Tel. (022)4938 541, Fax. (022)4938 722 Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01)640 000, Fax. (01)640 200 Italy: PHILIPS SEMICONDUCTORS S.r.I. Piazza IV Novembre 3, 20124 MILANO Tel. (0039)2 6752 2531, Fax. (0039)2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. (03)3740 5028, Fax. (03)3740 0580 Korea: (Republic of) Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)794-5011, Fax. (02)798-8022 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TX 79905, Tel. 9-5(800)234-7381, Fax. (708)296-8556 Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB Tel. (040)783749, Fax. (040)788399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09)849-4160, Fax. (09)849-7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. (022)74 8000, Fax. (022)74 8341

Pakistan: Philips Electrical Industries of Pakistan Ltd., Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546. Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc, 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (02)810 0161, Fax. (02)817 3474 Portugal: PHILIPS PORTUGUESA, S.A. Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300, 2795 LINDA-A-VELHA, Tel. (01)4163160/4163333, Fax. (01)4163174/4163366. Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65)350 2000, Fax. (65)251 6500 South Africa: S.A. PHILIPS Pty Ltd. 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. (011)470-5911, Fax. (011)470-5494. **Spain:** Balmes 22, 08007 BARCELONA, Tel. (03)301 6312, Fax. (03)301 42 43 Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM, Tel. (0)8-632 2000, Fax. (0)8-632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. (01)488 2211, Fax. (01)481 77 30 Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978, TAIPEI 100, Tel. (02)388 7666, Fax. (02)382 4382. Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (662)398-0141, Fax. (662)398-3319. Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212)279 2770, Fax. (0212)269 3094 United Kingdom: Philips Semiconductors LTD. 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. (081)730-5000, Fax. (081)754-8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800)234-7381, Fax. (708)296-8556 Uruguay: Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044, Fax. (02)92 0601

For all other countries apply to: Philips Semiconductors, International Marketing and Sales, Building BE-p, P.O. Box 218, 5600 MD, EINDHOVEN, The Netherlands, Telex 35000 phtcnl, Fax. +31-40-724825

SCD36 © Philips Electronics N.V. 1994

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

513061/1500/04/pp36 Document order number: Date of release: December 1994 9397 745 40011

# **Philips Semiconductors**

![](_page_35_Picture_11.jpeg)

![](_page_35_Picture_12.jpeg)