# 8-bit Proprietary Microcontroller **CMOS** # F<sup>2</sup>MC-8L MB89910 Series # MB89913/915/P915/PV910 #### **■ DESCRIPTION** The MB89910 series has been developed as a general-purpose version of the F<sup>2</sup>MC\*-8L family consisting of proprietary 8-bit, single-chip microcontrollers. In addition to a compact instruction set, the microcontrollers contain a variety of peripheral functions such as dual-clock control system, five operating speed control stages, timers, a serial interface, an A/D converter, a buzzer output, a low-voltage detection reset, high-voltage driver, a watch prescaler, and external interrupts. The MB89910 series is applicable to a wide range of applications from consumer products to industrial equipments. \*: F2MC stands for FUJITSU Flexible Microcontroller. #### ■ FEATURES - Minimum execution time: 0.50 μs/8.0 MHz oscillation - Interrupt processing time: 4.50 μs/8.0 MHz oscillation - F2MC-8L family CPU core Instruction set optimized for controllers Multiplication and division instructions 16-bit arithmetic operations Test and branch instructions Bit manipulation instructions, etc. · Dual-clock control system (Continued) #### ■ PACKAGE #### (Continued) High-voltage ports (built-in a pull-down resistor capable) 8 ports for large current 10 ports for small current 8-bit PWM timer: 1 channel16-bit timer/counter: 1 channel 21-bit timebase timer 8-bit serial I/O: 1 channel 8-bit A/D converter: 8 channels • External interrupt Edge detection function Two channels, including one of which voltage can be applied from -0.3 to +7.0 V - Low-voltage detection reset (excluding the MB89PV910) - Low-power consumption modes (subclock mode, watch mode, sleep mode, and stop mode) - · Reset output and power-on reset function - · Watch prescaler # **■ PRODUCT LINEUP** | Part number Parameter | MB89913 | MB89915 | MB89P915 | MB89PV910 | | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------|--| | Classification | | ction product<br>M product) | One-time PROM product | Piggyback/<br>evaluation product<br>(for evaluation and<br>development) | | | ROM size | 8 K × 8 bits<br>(internal mask<br>ROM) | 16 K × 8 bits<br>(internal mask<br>ROM) | 16 K × 8 bits (internal PROM, programmable with general-purpose EPROM programmer) | 32K × 8 bits<br>(Piggyback)<br>(External ROM) | | | RAM size | 256 × 8 bits | 512 × | 8 bits | 1 K × 8 bits | | | CPU functions | Number of instructions: Instruction bit length: Instruction length: Data bit length: Minimum execution time: Interrupt processing time: Number of instructions: 136 8 bits 1 to 3 bytes 1, 8, 16 bits 0.50 μs/8.0 MHz to 8.00 μs/8.0 MHz, or 61 μs/32.768 kHz 4.5 μs/8.0 MHz to 72.0 μs/8.0 MHz, or 549.3 μs/32.768 kHz Note: The above times depend on the gear function. | | | | | | Ports | High-voltage output ports (P-ch open-drain): 8 (P10 to P17 for large current) 10 (P20 to P27 and P50 to P51 for small current) 1/O ports (CMOS): 13 (P00 to P07, P34 to P37, and P40) 1/O ports (N-ch open-drain): 6 (P30 to P33, P41, P42) 1nput ports (CMOS): 2 (P60 and P61 also serve as a subclock pin) Total: 39 | | | | | | Timebase timer<br>(Timer 1) | Capable of generating four different intervals at 8.0-MHz oscillation: 0.26, 0.51, 1.02, and 524.0 ms | | | | | | 8-bit PWM timer (Timer 2) | 8-bit timer operation (square wave output capable. Operation clock: 1, 2, 8, or 16 instruction cycles) 8-bit resolution PWM operation (Conversion cycle: 128 µs to 2.0 ms at 8.0 MHz) | | | | | | 16-bit timer/counter<br>(Timer 3) | 16-bit timer operation (operating clock: 1 instruction cycle) 16-bit event counter operation (Rising/falling/both edges selectable) | | | | | | 8-bit serial I/O | 8 bits LSB first/MSB first selectable Transfer clock (external, 4/8/16 instruction cycles) | | | | | | 8-bit A/D converter | 8-bit resolution × 8 channels A/D conversion mode (conversion time of 22.0 μs/8.0 MHz) Sense mode (conversion time of 6.0 μs/8.0 MHz) Continuous activation enabled by external clock or internal clock Reference voltage input (AVR) is provided. | | | | | ### (Continued) | Part number Parameter | MB89913 | MB89915 | MB89P915 | MB89PPV910 | | |--------------------------------------|-----------------------------------------------------------|------------------|----------|------------|--| | External interrupt | · | or, factor flag) | | | | | Low-voltage detection reset | Continuous operation (de 3. Intermittent operation (Ac du | Not available | | | | | Low-power consumption (Standby mode) | Sleep mode, stop mode, and watch mode | | | | | | Process | CMOS | | | | | | Operating voltage* | | | | | | | EPROM for use | | MBM27C256A-20C2 | | | | <sup>\*:</sup> Varies with conditions such as the operating frequency. (See section " Electrical Characteristics.") In the case of the MB89PV910, the voltage varies with the ICE or the EPROM to be connected. ### ■ PACKAGE AND CORRESPONDING PRODUCTS | Package | MB89913<br>MB89915<br>MB89P915 | MB89PV910 | |-------------|--------------------------------|-----------| | DIP-48P-M01 | 0 | × | | FPT-48P-M15 | ○*1 | × | | MDP-64C-P02 | × | ○*2 | ○ : Available ×: Not available \*1: Under examination for development \*2: Available by conversion from MDIP-64 to SH-DIP-48 64SD-48SD-8L2: For conversion (MDP-64C-P02) $\rightarrow$ DIP-48P-M01 Inquiry: Sun Hayato Co., Ltd.: TEL: (81)-3-3986-0403 FAX: (81)-3-5396-9106 Note: For more information about each package, see section " Package Dimensions." ### **■ DIFFERENCES AMONG PRODUCTS** ### 1. Memory Size Before evaluating using the piggyback product, verify its differences from the product that will actually be used. Take particular care on the following points: • The stack area, etc., is set at the upper limit of the RAM. ## 2. Current Consumption - In the case of the MB89PV910, add the current consumed by the EPROM which is connected to the top socket. - When operated at low speed, the product with an OTPROM (one-time PROM) or an EPROM will consume more current than the product with a mask ROM. However, the current consumption in sleep/stop modes is the same. (For more information, see sections "■ Electrical Characteristics" and "■ Example Characteristics.") ### 3. Mask Options Functions that can be selected as options and how to designate these options vary by the product. Before using options check section "■ Mask Options." Take particular care on the following points: - A pull-down resistor for P10 to P17, P20 to P27, and for P50 to P51 cannot be set for the MB89P915 and MB89PV910. The MB89915 and MB89913 allow a pull-down resistor to be set for individual pins. Such pins on the MB89P915 and MB89PV910 are fixed to have no pull-down resistor. - The low-voltage detection reset cannot be used on the MB89PV910. The voltage to be detected by the low-voltage detection reset is set by using a register for the MB89P915 and by using a mask option for the MB89915 and MB89913. If the detection voltage has been set to a lower value than the operating voltage, however, use the gear function to operate the device with the faster clock at a lower speed, or operate the device with the slower clock. Note that the results of operation are unpredictable if the device is attempted to operate at a lower voltage than the operating voltage with the faster clock put in top gear. #### **■ PIN ASSIGNMENT** # **■ PIN DESCRIPTION** | Pin no. | | n: | Circuit | <b>-</b> | | |-----------|----------|-----------|-------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SH-DIP*1 | QFP*2 | MDIP*3 | Pin name | type | Function | | 26 | 20 | 42 | X0 | Α | Main clock crystal oscillator pins | | 27 | 21 | 43 | X1 | | | | 20 | 14 | 20 | X0A/P60 | I | These pins can select either general-purpose CMOS inputs or subclock oscillator pins by the mask options. When these pins are used as a general-purpose input | | 19 | 13 | 19 | X1A/P61 | | pin, the pin is a hysteresis input with a built-in noise canceller. | | 24 | 18 | 24 | RST | С | Reset I/O pin This pin is an N-ch open-drain output type with pull-up resistor and a hysteresis input type. "L" is output from this pin by an internal source. The internal circuit is initialized by the input of "L". This pin is with a noise canceller. | | 18 | 12 | 18 | P00 | D | General-purpose CMOS I/O port This port input is a hysteresis input, with a built-in noise canceller. | | 17 | 11 | 17 | P01/BZ2 | D | General-purpose CMOS I/O port This port input is a hysteresis input, with a built-in noise canceller. Also serves as a buzzer output. | | 16 | 10 | 16 | P02/ADST | D | General-purpose CMOS I/O port This port input is a hysteresis input, with a built-in noise canceller. Also serves as the external activation pin for the A/D converter. | | 15 | 9 | 15 | P03/EC | D | General-purpose CMOS I/O port This port input is a hysteresis input, with a built-in noise canceller. Also serves as the external clock input for the 16-bit timer/counter. | | 14 | 8 | 14 | P04/PWO | D | General-purpose CMOS I/O port This port input is a hysteresis input, with a built-in noise canceller. Also serves as the PWM output for the 8-bit PWM timer. | | 13,<br>12 | 7,<br>6 | 13,<br>12 | P05/SI,<br>P06/SO | D | General-purpose CMOS I/O ports These port inputs are a hysteresis input, with a built-in noise canceller. Also serve as serial data outputs for the 8-bit serial interface. | | 11 | 5 | 11 | P07/SCK | D | General-purpose CMOS I/O port This port input is a hysteresis input, with a built-in noise canceller. Also serves as the serial transfer clock output for the 8-bit serial interface. | | 47 to 40 | 41 to 34 | 63 to 56 | P10 to P17 | G | P-ch high-voltage open-drain output ports for large current | \*1: DIP-48P-M01 \*2: FPT-48P-M15 \*3: MDP-64C-P02 # To Top / Lineup / Index MB89910 Series # (Continued) | Pin no. | | Din nama | Circuit | Franction | | |----------|----------|----------|-----------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SH-DIP*1 | QFP*2 | MDIP*3 | Pin name | type | Function | | 38 to 31 | 32 to 25 | 54 to 47 | P20 to P27 | G | P-ch high-voltage open-drain output ports for small current | | 10 to 7 | 4 to 1 | 10 to 7 | P30/AN0 to<br>P33/AN3 | Н | General-purpose N-ch open-drain I/O ports These port inputs are a hysteresis input, each with a built-in noise canceller. Although the pins are also serve as an analog inputs, an analog input does not pass through their noise cancellers. | | 6 to 3 | 48 to 45 | 6 to 3 | P34/AN4 to<br>P37/AN7 | F | General-purpose CMOS I/O ports These port inputs are a hysteresis input, each with a built-in noise canceller. Although the pins are also serve as an analog inputs, an analog input does not pass through their noise cancellers. | | 23 | 17 | 23 | P40/INT0 | D | General-purpose CMOS I/O port This port input is a hysteresis input, with a built-in noise canceller. Also serves as an external interrupt. External interrupt input passes through the noise canceller. | | 22 | 16 | 22 | P41/INT1 | Е | General-purpose N-ch open-drain I/O port This port input is a hysteresis input, with a built-in noise canceller. Also serves as an external interrupt. External interrupt input passes through the noise canceller. | | 21 | 15 | 21 | P42 | E | General-purpose N-ch open-drain I/O port This port input is a hysteresis input, with a built-in noise canceller. | | 30 | 24 | 46 | P50 | G | P-ch high-voltage open-drain output ports for small current | | 29 | 23 | 45 | P51/BZ1 | G | P-ch high-voltage open-drain output port for small current Also serves as a buzzer output. | | 28 | 22 | 44 | TEST | В | Operating mode selection pin Usually, connect to Vss directly. On the product with an EPROM, the pin is the VPP pin. | | 39 | 33 | 55 | VFDP | _ | Voltage supply pin connected to a pull-down resistor for ports 1, 2, and 5 In products without a pull-down resistor, in the MB89P915, and in the MB89PV910, this pin should be left open. | \*1: DIP-48P-M01 \*2: FPT-48P-M15 \*3: MDP-64C-P02 # (Continued) | Pin no. | | | Pin name Circuit | | Function | |----------|-------|-----------|------------------|------|-------------------------------------------------------------------------| | SH-DIP*1 | QFP*2 | MDIP*3 | Filitianie | type | i diletion | | 48 | 42 | 64 | Vcc | _ | Power supply pin | | 25 | 19 | 32,<br>41 | Vss | _ | Power supply (GND) pin | | 1 | 43 | 1 | AVss | _ | A/D converter power supply pin Use this pin at the same voltage as Vss. | | 2 | 44 | 2 | AVR | _ | A/D converter reference voltage input pin | \*1: DIP-48P-M01 \*2: FPT-48P-M15 \*3: MDP-64C-P02 # To Top / Lineup / Index MB89910 Series # • External EPROM pins (MDIP only) | Pin no. | Din nama | I/O | Function | | |----------------------------------------------------|-----------------------------------------------------|-----|----------------------------------------------------|--| | MDIP* | Pin name | 1/0 | Function | | | 65 | V <sub>PP</sub> | 0 | "H" level output pin | | | 66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74 | A12<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0 | 0 | Address output pins | | | 75<br>76<br>77 | O1<br>O2<br>O3 | I | Data input pins | | | 78 | Vss | 0 | Power supply (GND) pin | | | 79<br>80<br>81<br>82<br>83 | O4<br>O5<br>O6<br>O7<br>O8 | I | Data input pins | | | 84 | CE | 0 | ROM chip enable pin Outputs "H" during standby. | | | 85 | A10 | 0 | Address output pin | | | 86 | ŌĒ | 0 | ROM output enable pin<br>Outputs "L" at all times. | | | 87<br>88<br>89 | A11<br>A9<br>A8 | 0 | Address output pin | | | 90 | A13 | 0 | | | | 91 | A14 | 0 | | | | 92 | Vcc | 0 | EPROM power supply pin | | <sup>\* :</sup> MDP-64C-P02 # ■ I/O CIRCUIT TYPE | Туре | Circuit | Remarks | |------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | A | N-ch P-ch X0 Main clock control signal | Main clock At an oscillation feedback resistor of approximately 1 MΩ/5.0 V | | В | | | | С | Hysteresis input (with a noise canceller) | <ul> <li>At an output pull-up resistor (P-ch) of approximately 50 kΩ/5.0 V</li> <li>CMOS hysteresis input (with a noise canceller)</li> </ul> | | D | Hysteresis input (with a noise canceller) | CMOS I/O CMOS hysteresis input (with a noise canceller) | | E | N-ch N-ch Hysteresis input (with a noise canceller) | <ul> <li>N-ch open-drain I/O</li> <li>CMOS hysteresis input (with a noise canceller)</li> </ul> | # To Top / Lineup / Index MB89910 Series | Туре | Circuit | Remarks | |------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F | N-ch N-ch Port Hysteresis input (with a noise canceller) Analog input | CMOS output CMOS hysteresis input (with a noise canceller excluding analog inputs) | | G | VFDP | <ul> <li>P-ch high-voltage open-drain output</li> <li>At an output pull-down resistor of approximately 100 kΩ/5.0 V</li> </ul> | | Н | N-ch N-ch Hysteresis input (with a noise canceller) Analog input | N-ch open-drain output CMOS hysteresis input (with a noise canceller excluding analog inputs) | | I | Hysteresis input (with a noise canceller) N-ch P-ch XOA Subclock control signal Port Hysteresis input (with a noise canceller) | <ul> <li>Subclock The oscillation feedback resistor is built only in the MB89PV910. </li> <li>CMOS hysteresis input (with a noise canceller) when no subclock is being used</li> </ul> | #### ■ HANDLING DEVICES ### 1. Preventing Latchup Latchup may occur on CMOS ICs if voltage higher than Vcc or lower than Vss is applied to input and output pins other than medium- and high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in section "■ Electrical Characteristics" is applied between Vcc and Vss. When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings. Also, take care to prevent the analog power supply (AVcc and AVR) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off. ### 2. Treatment of Unused Input Pins Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor. #### 3. Treatment of Power Supply Pins on Microcontrollers with A/D and D/A Converters Connect to be AVcc = DAVC = Vcc and AVss = AVR = Vss even if the A/D and D/A converters are not in use. #### 4. Treatment of N.C. Pins Be sure to leave (internally connected) N.C. pins open. ### 5. Power Supply Voltage Fluctuations Although $V_{\rm CC}$ power supply voltage is assured to operate within the rated range, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that $V_{\rm CC}$ ripple fluctuations (P-P value) will be less than 10% of the standard $V_{\rm CC}$ value at the commercial frequency (50 to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched. #### 6. Precautions when Using an External Clock When an external clock is used, oscillation stabilization time is required even for power-on reset (optional) and wake-up from stop mode. #### ■ PROGRAMMING TO EPROM ON THE MB89P915 The MB89P915 is an OTPROM version of the MP89910 series. #### 1. Features • 16-Kbyte PROM on chip ### 2. Memory Space Memory space in each mode such as 16-Kbyte PROM mode is diagrammed below. ### 3. Programming to the EPROM Since the MB89P915 requires a special method for programming to its PROM, the types of general-purpose EPROM programmers applicable to the MB89P915 are limited. Programming to the PROM on the MB89P915 requires an EPROM programmer applicable to the MB89P915 and a dedicated adapter. When the operating ROM area for a single chip is 16 Kbytes (C000<sub>H</sub> to FFFF<sub>H</sub>) the PROM can be programmed as follows: #### Programming procedure - (1) Set the EPROM programmer to the MB89P195. - (2) Load program data into the EPROM programmer at 4000<sub>H</sub> to 7FFF<sub>H</sub>. (note that addresses 0C000<sub>H</sub> to 0FFFF<sub>H</sub> in the operation mode correspond to 4000<sub>H</sub> to 7FFF<sub>H</sub> in EPROM mode.) - (3) Program with the EPROM programmer. ### 4. Recommended Screening Conditions High-temperature aging is recommended as the pre-assembly screening procedure for a product with a blanked OTPROM microcomputer program. ### 5. Programming Yield All bits cannot be programmed at Fujitsu shipping test to a blanked OTPROM microcomputer, due to its nature. For this reason, a programming yield of 100% cannot be assured at all times. ## 6. EPROM Programmer Socket Adapter and Recommended Programmer Manufacturer | | | | | led programmer n<br>d programmer na | | |--------------|-----------|------------------------------------------------|-------------------------------|-------------------------------------|----------------------------| | Part no. | Package | Compatible socket adapter Sun Hayato Co., Ltd. | Data I/O Co., Ltd. | | d. | | | | | UNISITE<br>(ver.5.0 or later) | 3900<br>(ver.2.8 or later) | 2900<br>(ver.3.8 or later) | | MB89P915P-SH | SH-DIP-48 | ROM-48QF2-28DP-8L | | Recommended | | Inquiry: Sun Hayato Co., Ltd.: TEL: (81)-3-3986-0403 FAX: (81)-3-5396-9106 Data I/O Co., Ltd.: TEL: USA/ASIA (1)-206-881-6444 EUROPE (49)-8-985-8580 ### ■ PROGRAMMING TO THE EPROM WITH PIGGYBACK/EVALUATION DEVICE #### 1. EPROM for Use MBM27C256A-20CZ ### 2. Programming Socket Adapter Any special programming adapter is not required since the package for the EPROM to be used is DIP-28. ### 3. Memory Space EPROM memory space and the memory space on the MB89PV910 are diagrammed below. ## 4. Programming to the EPROM - (1) Set the EPROM programmer to the MBM27C256A-20CZ. - (2) Load program data into the EPROM programmer at 0000<sub>H</sub> to 7FFF<sub>H</sub>. (note that addresses 08000<sub>H</sub> to 0FFFF<sub>H</sub> in the operation mode correspond to 0000<sub>H</sub> to 7FFF<sub>H</sub> in the EPROM mode.) - (3) Program with the EPROM programmer. ### **■ BLOCK DIAGRAM** #### **■ CPU CORE** ### 1. Memory Space The microcontrollers of the MB89910 series offer a memory space of 64 Kbytes for storing all of I/O, data, and program areas. The I/O area is located the lowest address. The data area is provided immediately above the I/O area. The data area can be divided into register, stack, and direct areas according to the application. The program area is located at exactly the opposite end, that is, near the highest address. Provide the tables of interrupt reset vectors and vector call instructions toward the highest address within the program area. ### 2. Registers The F<sup>2</sup>MC-8L family has two types of registers; dedicated registers in the CPU and general-purpose registers in the memory. The following registers are provided: Program counter (PC): A 16-bit register for indicating instruction storage positions Accumulator (A): A 16-bit temporary register for storing arithmetic operations, etc. When the instruction is an 8-bit data processing instruction, the lower byte is used. Temporary accumulator (T): A 16-bit register which performs arithmetic operations with the accumulator When the instruction is an 8-bit data processing instruction, the lower byte is used. Index register (IX): A 16-bit register for index modification Extra pointer (EP): A 16-bit pointer for indicating a memory address Stack pointer (SP): A 16-bit register for indicating a stack area Program status (PS): A 16-bit register for storing a register pointer, a condition code The PS can further be divided into higher 8 bits for use as a register bank pointer (RP) and the lower 8 bits for use as a condition code register (CCR). (See the diagram below.) The RP indicates the address of the register bank currently in use. The relationship between the pointer contents and the actual address is based on the conversion rule illustrated below. • Rule for Conversion of Actual Addresses of the General-purpose Register Area The CCR consists of bits indicating the results of arithmetic operations and the contents of transfer data and bits for control of CPU operations at the time of an interrupt. - H-flag: Set to '1' when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Cleared to '0' otherwise. This flag is for decimal adjustment instructions. - I-flag: Interrupt is enabled when this flag is set to '1'. Interrupt is disabled when the flag is cleared to '0'. Cleared to '0' at the reset. - IL1, 0: Indicates the level of the interrupt currently allowed. Processes an interrupt only if its request level is higher than the value indicated by this bit. | IL1 | IL0 | Interrupt level | High-low | |-----|-----|-----------------|----------| | 0 | 0 | 1 | High | | 0 | 1 | l | <b>†</b> | | 1 | 0 | 2 | | | 1 | 1 | 3 | Low | - N-flag: Set to '1' if the MSB becomes to '1' as the result of an arithmetic operation. Cleared to '0' when the bit is cleared to '0'. - Z-flag: Set to '1' when an arithmetic operation results in 0. Cleared to '0' otherwise. - V-flag: Set to '1' if the complement on 2 overflows as a result of an arithmetic operation. Cleared to to '0' if the overflow does not occur. - C-flag: Set to '1' when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Cleared to '0' otherwise. Set to the shift-out value in the case of a shift instruction. The following general-purpose registers are provided: General-purpose registers: An 8-bit resister for storing data The general-purpose registers are 8 bits and located in the register banks of the memory. One bank contains eight registers and up to a total of 32 banks can be used on the MB89915. The bank currently in use is indicated by the register bank pointer (RP). # To Top / Lineup / Index MB89910 Series # ■ I/O MAP | Address | Read/write | Register name | Register description | |-----------------|------------|---------------|-------------------------------------| | 00н | (R/W) | PDR0 | Port 0 data register | | 01н | (W) | DDR0 | Port 0 data direction register | | 02н | | | Vacancy | | 03н | | | Vacancy | | 04н | | | Vacancy | | 05н | | | Vacancy | | 06н | | | Vacancy | | 07н | (R/W) | SYCC | System clock control register | | 08н | (R/W) | STBC | Standby control register | | 09н | (R/W) | WDTC | Watchdog timer control register | | 0Ан | (R/W) | TBCR | Time-base timer control register | | 0Вн | (R/W) | WPCR | Watch prescaler control register | | 0Сн | (R/W) | PDR3 | Port 3 data register | | 0Dн | (W) | DDR3 | Port 3 direction register | | 0Ен | (R/W) | BUZR | Buzzer register | | 0Fн | (R/W) | EIC | External interrupt control register | | 10н | (R/W) | PDR1 | Port 1 data register | | 11н | (R/W) | PDR2 | Port 2 data register | | 12н | (R/W) | PDR5 | Port 5 data register | | 13н | (R) | PDR6 | Port 6 data register | | 14н | (R/W) | PDR4 | Port 4 data register | | 15н | (W) | DDR4 | Port 4 direction register | | 16н | (W) | COMR | PWM compare register | | 17н | (R/W) | CNTR | PWM control register | | 18н | (R/W) | TMCR | 16-bit timer control register | | 19н | (R/W) | TCHR | 16-bit timer control register (H) | | 1Ан | (R/W) | TCLR | 16-bit timer control register (L) | | 1Вн | | Vacancy | | | 1Сн | (R/W) | SMR | Serial mode register | | 1Dн | (R/W) | SDR | Serial data register | | 1Ен | (R/W) | ADC1 | A/D converter control register 1 | | 1F <sub>H</sub> | (R/W) | ADC2 | A/D converter control register 2 | # (Continued) | Address | Read/write | Register name | Register description | | | | |------------|------------|---------------|----------------------------------------------|--|--|--| | 20н | (R/W) | ADCD | A/D converter data register | | | | | 21н | | | Vacancy | | | | | 22н | (W) | PCR | Port input control register | | | | | 23н | (R/W) | LVRC | Low-voltage detection reset control register | | | | | 24н to 7Вн | | | Vacancy | | | | | 7Сн | (W) | ILR1 | Interrupt level setting register 1 | | | | | 7Dн | (W) | ILR2 | Interrupt level setting register 2 | | | | | 7Ен | (W) | ILR3 | Interrupt level setting register 3 | | | | | 7Fн | | 1 | Vacancy | | | | Note: Do not use vacancies. # **■ ELECTRICAL CHARACTERISTICS** # 1. Absolute Maximum Ratings (AVss = Vss = 0.0 V) | Danamatan | Comple of | Va | lue | 11 | Domonlo | |----------------------------------------|-----------------|------------|-----------|------|--------------------------------------------------------------------------------------| | Parameter | Symbol | Min. | Max. | Unit | Remarks | | | Vcc<br>AVR | Vss - 0.3 | Vss + 7.0 | V | AVR ≤ Vcc + 0.3*1 | | Power supply voltage | V <sub>PP</sub> | - 0.6 | 13.0 | V | | | | VFDP | Vcc-40 | Vcc + 0.3 | V | | | Input voltage | VI1 | Vss - 0.3 | Vcc + 0.3 | V | Except P41*2 | | Imput voltage | V <sub>I2</sub> | Vss - 0.3 | 7.0 | V | P41 | | Output voltage | V <sub>01</sub> | Vss - 0.3 | Vcc + 0.3 | V | Except P10 to P17,<br>P20 to P27, P50, P51*2 | | Output voltage | V <sub>O2</sub> | Vcc - 40.0 | Vcc + 0.3 | V | P10 to P17, P20 to P27<br>P50, P51 | | "H" level total maximum output current | ΣΙοн | _ | -120 | mA | | | "H" level total average output current | $\Sigma$ lohav | _ | -90 | mA | Average value (operating current × operating rate) | | | | _ | -12 | mA | P00 to P07, P34 to P37, P40 | | "H" level maximum output current | Іон | | -20 | mA | P20 to P27, P50, P51 | | | | _ | -36 | mA | P10 to P17 | | | | _ | -6 | mA | P00 to P07, P34 to P37, P40<br>Average value (operating<br>current × operating rate) | | "H" level average output current | Іонач | _ | -10 | mA | P20 to P27, P50, P51<br>Average value (operating<br>current × operating rate) | | | | | -20 | mA | P10 to P17<br>Average value (operating<br>current × operating rate) | | "L" level total maximum output current | ΣΙοι | _ | 36 | mA | | | "L" level total average output current | $\Sigma$ lolav | _ | 20 | mA | Average value (operating current × operating rate) | | "L" level maximum output current | Іоь | | 10 | mA | P00 to P07, P30 to P37, | | "L" level average output current | lolav | _ | 4 | mA | P40 to P47 | (Continued) (AVss = Vss = 0.0 V) | Parameter | Symbol | Va | lue | Unit | Remarks | | |-----------------------|----------|------|------|-------|--------------------|--| | Farameter | Syllibol | Min. | Max. | Oilit | Kemarks | | | Power consumption | Pp | _ | 440 | mW | SH-DIP: DIP-48-M01 | | | Power consumption | FD | _ | 360 | mW | QFP: FPT-48-M15 | | | Operating temperature | TA | -40 | +85 | °C | | | | Storage temperature | Tstg | -55 | +150 | °C | | | <sup>\*1:</sup> Take care so that AVR does not exceed Vcc+0.3 V and Vcc does not exceed Vcc, such as when power is turned on. **WARNING:** Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. ### 2. Recommended Operating Conditions (AVss = Vss = 0.0 V) | Parameter | Symbol | Va | lue | Unit | Remarks | |------------------------------------------------|--------|------------|-----------|------|------------------------------------------------------| | rarameter | Symbol | Min. | Max. | Onic | Remarks | | | | 4.5* | 5.5* | V | Normal operation assurance range* (MB89PV910) | | Power supply voltage | Vcc | 3.8* | 5.5* | V | Normal operation assurance range* (MB89P915/915/913) | | | | 2.7 | 5.5 | V | Watch mode, sub-RUN mode | | | | 1.5 | 5.5 | V | Retains the RAM state in stop mode | | A/D converter reference input voltage | AVR | 0.0 | Vcc | V | | | High-voltage pull-down resistor supply voltage | VFDP | Vcc - 35.0 | Vcc + 0.3 | V | | | Operating temperature | TA | -40 | +85 | °C | | <sup>\*:</sup> These values vary with the operating frequency, instruction cycle, and analog assurance range. See Figure 1 and "5. A/D Converter Electrical Characteristics." <sup>\*2:</sup> V<sub>I</sub> and V<sub>O</sub> must not exceed V<sub>CC</sub> + 0.3 V. Figure 1 indicates the operating frequency of the external oscillator at an instruction cycle of 4/Fch. Since the operating voltage range is dependent on the instruction cycle, see minimum execution time if the operating speed is switched using a gear. **WARNING:** Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges. Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representative beforehand. ### 3. DC Characteristics $(AVR = Vcc = +5.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Doromotor | Cumbal | Din nama | Condition | | Value | | Unit | $A = -40^{\circ}C$ to $+85^{\circ}C$ ) Remarks | |-----------------------------|------------------|------------------------------------------------------------------------------|-------------------------|-----------|-------|-----------|------|--------------------------------------------------------| | Parameter | Symbol | Pin name | Condition | Min. | Тур. | Max. | Unit | Remarks | | "H" level input voltage | Vihs | P00 to P07,<br>P30 to P37,<br>P40 to P42,<br>P60, P61<br>X0, RST<br>X1, TEST | _ | 0.8 Vcc | _ | Vcc + 0.3 | V | | | "L" level<br>input voltage | VILS | P00 to P07,<br>P30 to P37,<br>P40 to P42,<br>P60, P61<br>X0, RST<br>X1, TEST | _ | Vss- 0.3 | _ | 0.2 Vcc | V | | | Open-drain output pin | V <sub>D1</sub> | P30 to P33,<br>P42 | _ | Vss - 0.3 | _ | Vcc + 0.3 | V | | | application voltage | V <sub>D2</sub> | P41 | _ | Vss-0.3 | _ | 7.0 | V | | | "H" level<br>output voltage | Vон1 | P00 to P07,<br>P30 to P37,<br>P40 to P42,<br>P60, P61 | Iон = -2.0 mA | 2.4 | _ | _ | V | Excluding<br>P30 to P33 and<br>P41, P42 | | | V <sub>OH2</sub> | P20 to P27,<br>P50, P51 | Iон = −10 mA | 3.0 | _ | _ | V | | | | Vонз | P10 to P17 | Iон = −20 mA | 3.0 | _ | _ | V | | | "L" level<br>output voltage | Vol1 | P00 to P07,<br>P30 to P37,<br>P40 to P42,<br>P60, P61 | loL = 1.8 mA | _ | | 0.4 | V | | | | V <sub>OL2</sub> | RST, | IoL = 4.0 mA | _ | _ | 0.6 | V | | | Input leakage current | ILI1 | P00 to P07,<br>P30 to P37,<br>P40 to P42,<br>P60, P61 | 0 < Vı < Vcc | _ | _ | ±5 | μΑ | | | Output leakage | ILO1 | P20 to P27,<br>P50, P51 | Vı = VFDP | _ | _ | -10 | μΑ | VFDP = Vcc - 35.0 V | | current | I <sub>LO2</sub> | P10 to P17 | Vı = VFDP | _ | _ | -20 | μΑ | VFDP = Vcc - 35.0 V | | Pull-up<br>resistance | RPULL | RST, | V <sub>IN</sub> = 0.0 V | 25 | 50 | 100 | kΩ | | | Pull-down resistance | R <sub>PD</sub> | P10 to P17,<br>P20 to P27,<br>P50, P51 | V <sub>IN</sub> = 5.0 V | 50 | 100 | 150 | kΩ | Assuming the pull-<br>down resistor<br>option selected | # To Top / Lineup / Index MB89910 Series (Continued) $(AVR = Vcc = +5.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Donomoton. | Complete | Din namo | | | | Value | | | | |------------------------------------------------------------------------|----------|------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|-----------------------| | Parameter | Symbol | Pin name | | Condition | Min. | Тур. | Max. | Unit | Remarks | | | laa. | | Vc | H = 8 MHz<br>C = 5.0 V | _ | 10.0 | 18.0 | mA | MB89P915 | | | Icc1 | | wh | *2 = 0.5 μs<br>en A/D conversion<br>stopped | | 9 | 15 | mA | MB89913/<br>915/PV910 | | | Icc2 | | Vc | H = 8 MHz<br>C = 3.8 V | ı | 3.0 | 6.0 | mA | MB89P915 | | | ICC2 | | t <sub>inst</sub> *2 = 8.0 μs<br>when A/D conversion<br>is stopped | | _ | 1.8 | 2.4 | mA | MB89913/<br>915/PV910 | | | Ics1 | Sleep mode | FCH = 8 MHz<br>Vcc = 5.0 V<br>$t_{inst}^{*2}$ = 0.5 $\mu$ s<br>when A/D<br>conversion is<br>stopped | | 3 | 7 | mA | | | | Power supply current*1 (When low-voltage detection reset operation is | Ics2 | Vcc | Sleep | $\begin{array}{c c} \hline \bigcirc \\ \hline \bigcirc \\ \hline \bigcirc \\ \hline \\ \hline \\ \hline \\ \hline \\ \hline \\ \hline$ | l | 1.2 | 1.8 | mA | | | enabled, ILVD is added to each | | | FcL = 32 kHz<br>Vcc = 3.0 V<br>Subclock mode | | _ | 1.2 | 3.6 | mA | MB89P915 | | power supply current. | Ісѕв | | | | _ | 60 | 180 | μΑ | MB89913/<br>915/PV910 | | | Ics3 | | Vc<br>Su | = 32 kHz<br>c = 3.0 V<br>bclock sleep<br>ode | _ | 32 | 64 | μΑ | | | | Ісст | | FcL = 32 kHz Vcc = 3.0 V • Watch mode • Main clock stop mode at dual- clock system | | | 4 | 20 | μА | | | | Icca | | T <sub>A</sub><br>V <sub>C</sub><br>t <sub>inst</sub><br>wh | H = 8 MHz<br>= +25°C<br>c = 5.0 V<br>*2 = 0.5 μs<br>en A/D conversion<br>activated | _ | 12.5 | 22.5 | mA | | (Continued) $(AVR = Vcc = +5.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Parameter | Cumbal | Pin name | Condition | - <b>v</b> cc = +3. | Value | | Unit | Remarks | |-------------------------------------------------------------------------------------------------------|-------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|------|------|--------------------------------------------------------------| | Parameter | Symbol | Pin name | Condition | Min. | Тур. | Max. | Unit | Remarks | | Power supply current*1 (When low-voltage detection reset operation is enabled, ILVD is added to each | Іссн | Vcc | FcL = 32.678 kHz,<br>Vcc = 3.0 V<br>TA = +25°C,<br>• Subclock stop<br>mode<br>• Main clock stop<br>mode at single<br>clock system | _ | | 10 | μА | | | | ILVD | | Vcc = 5.0 V<br>T <sub>A</sub> = +25°C,<br>• Subclock stop<br>mode<br>• Main clock stop<br>mode at single<br>clock system | _ | 60 | 120 | μА | Power<br>consumption<br>of low-voltage<br>detection<br>reset | | power supply current. | IR | AVR | FcH = 8 MHz,<br>T <sub>A</sub> = +25°C,<br>when A/D conversion<br>is activated | _ | 200 | _ | μА | | | | <b>I</b> RH | AVR | FcH = 8 MHz,<br>TA = +25°C,<br>when A/D conversion<br>is stopped | _ | _ | 10 | μА | | | Input capacitance | Cin | Other than<br>AVss, AVR,<br>Vcc, and Vss | f = 1 MHz | _ | 10 | _ | pF | | <sup>\*1:</sup> The power supply current is measured at external clock. <sup>\*2:</sup> For information on tinst, see "(4) Instruction Cycle" in "4. AC Characteristics." #### 4. AC Characteristics ### (1) Reset Timing $(AVR = Vcc = +5.0 V\pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ | Parameter | Symbol Condition | | | Value | Unit | Remarks | | |-----------------------|------------------|-----------|----------|-------|------|---------|-------------| | Faranietei | Syllibol | Condition | Min. | Тур. | Max. | Uilli | iveillai və | | RST "L" pulse width | <b>t</b> zlzh | _ | 48 txcyl | _ | _ | ns | | | RST noise limit width | tzlnc | _ | 30 | 50 | 80 | ns | | Note: txcyL is the oscillation period (1/FcH) to input to the X0. ### (2) Power-on Reset $(AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | Parameter | Symbol | Condition | Val | lue | Unit | Remarks | | |---------------------------|------------|-----------------|-----|------|-------|------------------------------|--| | raiailletei | Syllibol | ymbol Condition | | Max. | Oilit | i/Gillal K5 | | | Power supply rising time | <b>t</b> R | _ | _ | 50 | ms | Power-on reset function only | | | Power supply cut-off time | toff | _ | 1 | _ | ms | Due to repeated operations | | Note: Make sure that power supply rises within the selected oscillation stabilization time. If power supply voltage needs to be varied in the course of operation, a smooth voltage rise is recommended. # (3) Clock Timing $(AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | | | | | | (,,,,,,,, | - <b>v</b> 55 - <b>c</b> . | , | 10 0 10 100 0 | |---------------------------------|--------------------------------------|----------|-----------|------|-----------|----------------------------|-------|----------------| | Parameter | Symbol | Pin name | Condition | | Value | | Unit | Remarks | | Parameter | Symbol | | Condition | Min. | Тур. | Max. | Offic | | | Clock frequency | Fсн | X0, X1 | _ | 2 | _ | 8 | MHz | | | Clock frequency | FcL | X0A, X1A | _ | _ | 32.768 | _ | kHz | | | Clask avalations | txcyL | X0, X1 | _ | 125 | _ | 500 | ns | | | Clock cycle time | tLXCYL | X0A, X1A | _ | _ | 30.5 | _ | μs | | | Input clock pulse width | P <sub>WH</sub><br>P <sub>WL</sub> | X0 | _ | 30 | _ | _ | ns | External clock | | Input clock pulse width | P <sub>WHL</sub><br>P <sub>WLL</sub> | X0A | _ | _ | 15.2 | _ | μs | External Clock | | Input clock rising/falling time | tcr<br>tcr | X0, X0A | _ | _ | _ | 10 | ns | External clock | #### • Main Clock Conditions # (4) Instruction Cycle | Parameter | Symbol | Value (typical) | Unit | Remarks | |--------------------------|---------------|------------------------------|------|----------------------------------------------------------------------------------| | Instruction cycle | <b>t</b> : | 4/Fсн, 8/Fсн, 16/Fсн, 32/Fсн | μs | Operation at FcH = 8 MHz; $(4/FcH)t_{inst} = 0.5 \mu s$ | | (minimum execution time) | <b>t</b> inst | 2/FcL | μs | Operation at $F_{CL} = 32.768 \text{ kHz}$ ; $(4/F_{CH})t_{inst} = 61.036 \mu s$ | Note: When operating at 8 MHz, the cycle varies with the execution time. # (5) Low-voltage Detection Reset $(AVss = Vss \ 0.0 \ V, T_A = -40^{\circ}C \ to +85^{\circ}C)$ | Parameter | Symbol | Condition | Valu | ıe | Unit | Remarks | |------------------------------------------------|------------------|-----------|----------|------|------|-----------------------------------------| | Farameter | Syllibol | Condition | Min. | Max. | Onit | Remarks | | | V <sub>DL1</sub> | _ | 3.00 | 3.60 | V | | | Detection voltage at power supply voltage fall | V <sub>DL2</sub> | _ | 3.30 | 3.90 | V | Vрн and Vрь are set for | | | V <sub>DL3</sub> | _ | 3.70 | 4.40 | V | the MB89913/915 by mask options and for | | | V <sub>DH1</sub> | _ | 3.10 | 3.80 | V | the MB89P915 by a | | Detection voltage at power supply voltage rise | V <sub>DH2</sub> | _ | 3.40 | 4.10 | V | register. | | cappy consignation | V <sub>DH3</sub> | _ | 3.80 | 4.60 | V | | | Hysteresis width | ΔV | _ | 0.10 | _ | V | | | Reset insensitive time | t∟ | _ | 0.3 | _ | μs | | | Reset sensitive width | <b>t</b> LW | _ | 16 txcyL | _ | ns | | | Reset detection delay time | t□ | _ | _ | 2.0 | μs | | | Voltage regulation (VΔ/tΔ) | VCR | _ | _ | 0.10 | V/μs | | # (6) Serial I/O Timing $(AVR = Vcc = +5.0 V\pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | Parameter | Symbol | Pin name | Condition | Value | | Unit | Remarks | |------------------------------------------------|---------------|----------|------------------------------|------------|------|------|---------| | | | | | Min. | Max. | Onit | Remarks | | Serial clock cycle time | tscyc | SCK | Internal shift<br>clock mode | 2 tinst* | _ | μs | | | $SCK \downarrow \to SO$ time | tslov | SCK, SO | | -200 | 200 | ns | | | Valid SI → SCK ↑ | tıvsh | SI, SCK | | 1/2 tinst* | _ | μs | | | $SCK \uparrow \to valid \; SI \; hold \; time$ | tsнıx | SCK, SI | | 1/2 tinst* | _ | μs | | | Serial clock "H" pulse width | tshsl | SCK | External shift clock mode | 1 tinst* | _ | μs | | | Serial clock "L" pulse width | tslsh | SCK | | 1 tinst* | _ | μs | | | $SCK \downarrow \to SO$ time | tslov | SCK, SO | | 0 | 200 | ns | | | Valid SI → SCK ↑ | <b>t</b> ivsH | SI, SCK | | 1/2 tinst* | _ | μs | | | $SCK \uparrow \to valid \; SI \; hold \; time$ | tsнıx | SCK, SI | | 1/2 tinst* | _ | μs | | $<sup>^{\</sup>star}$ : For information on $t_{\text{inst}},$ see "(4) Instruction Cycle." ### (7) Peripheral Input Timing $(AVR = Vcc = +5.0 V\pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | Parameter | Symbol | Pin name | Condition | Val | ue | Unit | Remarks | |----------------------------------------|----------|------------------------|-----------|----------|------|-------|---------| | Farameter | Syllibol | Fili lialile | Condition | Min. | Max. | Oilit | Remarks | | Peripheral input "H" level pulse width | tılıн | EC, ADST<br>INT0, INT1 | | 2 tinst* | _ | μs | | | Peripheral input "L" level pulse width | tıнıL | EC, ADST<br>INT0, INT1 | _ | 2 tinst* | _ | μs | | \*: For information on tinst, see "(4) Instruction Cycle." ### (8) Peripheral input noise limit width $(AVR = Vcc = +5.0 V\pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ | | | () (V ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) | J.5 V = 10 | Value | . 55 = 5.0 | 2, | -40 C to +65 C | |----------------------------|----------|---------------------------------------|------------|-------|------------|------|-----------------------| | Parameter | Symbol | Pin name | Min. | Typ. | Max. | Unit | Remarks | | Peripheral input "H" level | <b>4</b> | All inputs excluding | 7 | 15 | 30 | ns | MB89PV910<br>MB89P915 | | noise limit width 1 | tihnc1 | INT1 and INT0 | 15 | 30 | 60 | ns | MB89913/<br>915 | | Peripheral input "L" level | 4 | All inputs excluding | 7 | 15 | 30 | ns | MB89PV910<br>MB89P915 | | noise limit width 1 | tilnc1 | INT1 and INT0 | 15 | 30 | 60 | ns | MB89913/<br>915 | | Peripheral input "H" level | tuwa | INIT1 INITO | 30 | 50 | 100 | ns | MB89PV910<br>MB89P915 | | noise limit width 2 | tihnc2 | INT1, INT0 | 50 | 100 | 250 | ns | MB89913/<br>915 | | Peripheral input "L" level | tuvos | INT1, INT0 | 30 | 50 | 100 | ns | MB89PV910<br>MB89P915 | | noise limit width 2 | tilnc2 | IIVI I, IIVI O | 50 | 100 | 250 | ns | MB89913/<br>915 | Note: The minimum rating is always cancelled, while values equal to or greater than maximum ratings are not cancelled. #### 5. A/D Converter Electrical Characteristics $(V_{CC} = +3.8 \text{ V to } +5.5 \text{ V}, F = 8 \text{ MHz}, AV_{SS} = V_{SS} = 0.0 \text{ V}, T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Parameter | Symbol | Pin name | Condition | | Value | · | Unit | Remarks | |----------------------------------|--------|-------------|-------------------|----------------|------------------------|----------------|-------|---------| | Farameter | Зупрог | Fili Hallie | Condition | Min. | Тур. | Max. | Ullit | Remarks | | Resolution | | | | _ | _ | 8 | bit | | | Total error | | | | _ | _ | ±3.0 | LSB | | | Linearity error | _ | _ | | _ | _ | ±1.0 | LSB | | | Differential linearity error | | | | _ | _ | ±0.9 | LSB | | | Zero transition voltage | Vот | AN0 to AN7 | | AVss – 1.5 LSB | AVss +0.5 LSB | AVss + 2.5 LSB | mV | | | Full-scale transition voltage | VFST | AN0 to AN7 | _ | AVR-3.5 LSB | AVR-1.5LSB | AVR+0.5 LSB | mV | | | Interchannel disparity | | | | _ | _ | 1.0 | LSB | | | A/D mode conversion time | _ | _ | | _ | 44 t <sub>inst</sub> * | _ | μs | | | Sense mode conversion time | | | | _ | 12 tinst* | _ | μs | | | Analog port input current | Iain | AN0 to AN7 | AVR = Vcc = 5.0 V | _ | _ | 10 | μΑ | | | Analog input voltage | | AN0 to AN7 | | 0.0 | _ | AVR | V | | | Reference voltage | | AVR | _ | 3.4 | _ | AVcc | V | | | Reference voltage supply current | IR | AVR | AVR = 5.0 V | _ | 200 | _ | μА | | <sup>\*:</sup> For information on tinst, see "(4) Instruction Cycle" in "4. AC Characteristics." ### 6. A/D Converter Glossary - Resolution - Analog changes that are identifiable with the A/D converter When the number of bits is 8, analog voltage can be divided into $2^8 = 256$ . - Linearity error (unit: LSB) The deviation of the straight line drawn connecting the zero transition point ("0000 0000" ↔ "0000 0001") with the full-scale transition point ("1111 1111" ↔ "1111 1110") from actual conversion characteristics - Differential linearity error (unit: LSB) The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value - Total error (unit: LSB) The difference between theoretical and actual conversion values ### 7. Notes on Using A/D Converter #### · Input impedance of the analog input pins The A/D converter used for the MB89910 series contains a sample hold circuit as illustrated below to fetch analog input voltage into the sample hold capacitor for eight instruction cycles after activating A/D conversion. For this reason, if the output impedance of the external circuit for the analog input is high, analog input voltage might not stabilize within the analog input sampling period. Therefore, it is recommended to keep the output impedance of the external circuit low. If a higher accurancy is required, set the output impedance in this series to $2 \text{ k}\Omega$ or less. Note that if the impedance cannot be kept low output impedance, it is recommended either to use the software to continuously activate the A/D converter for simulating longer sampling time or to connect an external capacitor of approx. $0.1~\mu F$ to the analog input pin. #### • Error The smaller the | AVR – AVss |, the greater the error would become relatively. ### **■ EXAMPLE CHARACTERISTICS** ### (1) "L" Level Output Voltage ### (2) "H" Level Output Voltage #### (3) "H" Level Input Voltage/"L" Level Input Voltage (Hysteresis Input) ### (4) Power Supply Current (External Clock) 2.0 3.0 4.0 5.0 6.0 7.0 Vcc (V) 2.0 3.0 4.0 (Continued) 7.0 Vcc (V) 6.0 5.0 ### (Continued) ### (5) Pull-up Resistance ### **■ INSTRUCTIONS** Execution instructions can be divided into the following four groups: - Transfer - Arithmetic operation - Branch - Others Table 1 lists symbols used for notation of instructions. Table 1 Instruction Symbols | Symbol | Meaning | |--------|-------------------------------------------------------------------------------------------------------| | dir | Direct address (8 bits) | | off | Offset (8 bits) | | ext | Extended address (16 bits) | | #vct | Vector table number (3 bits) | | #d8 | Immediate data (8 bits) | | #d16 | Immediate data (16 bits) | | dir: b | Bit direct address (8:3 bits) | | rel | Branch relative address (8 bits) | | @ | Register indirect (Example: @A, @IX, @EP) | | Α | Accumulator A (Whether its length is 8 or 16 bits is determined by the instruction in use.) | | AH | Upper 8 bits of accumulator A (8 bits) | | AL | Lower 8 bits of accumulator A (8 bits) | | Т | Temporary accumulator T (Whether its length is 8 or 16 bits is determined by the instruction in use.) | | TH | Upper 8 bits of temporary accumulator T (8 bits) | | TL | Lower 8 bits of temporary accumulator T (8 bits) | | IX | Index register IX (16 bits) | #### (Continued) | Symbol | Meaning | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | EP | Extra pointer EP (16 bits) | | PC | Program counter PC (16 bits) | | SP | Stack pointer SP (16 bits) | | PS | Program status PS (16 bits) | | dr | Accumulator A or index register IX (16 bits) | | CCR | Condition code register CCR (8 bits) | | RP | Register bank pointer RP (5 bits) | | Ri | General-purpose register Ri (8 bits, i = 0 to 7) | | × | Indicates that the very $\times$ is the immediate data. (Whether its length is 8 or 16 bits is determined by the instruction in use.) | | (×) | Indicates that the contents of $\times$ is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.) | | ((×)) | The address indicated by the contents of $\times$ is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.) | #### Columns indicate the following: Mnemonic: Assembler notation of an instruction ~: Number of instructions #: Number of bytes Operation: Operation of an instruction TL, TH, AH: A content change when each of the TL, TH, and AH instructions is executed. Symbols in the column indicate the following: • "-" indicates no change. • dH is the 8 upper bits of operation description data. AL and AH must become the contents of AL and AH immediately before the instruction is executed. • 00 becomes 00. N, Z, V, C: An instruction of which the corresponding flag will change. If + is written in this column, the relevant instruction will change its corresponding flag. OP code: Code of an instruction. If an instruction is more than one code, it is written according to the following rule: Example: 48 to 4F ← This indicates 48, 49, ... 4F. **Table 2 Transfer Instructions (48 instructions)** | Mnemonic | ~ | # | Operation | TL | TH | АН | NZVC | OP code | |------------------|---|-----|------------------------------------------------------|----|----|----|------|----------| | MOV dir,A | 3 | 2 | $(dir) \leftarrow (A)$ | | _ | _ | | 45 | | MOV @IX +off,A | 4 | 2 | $((IX) + off) \leftarrow (A)$ | _ | _ | _ | | 46 | | MOV ext,A | 4 | 3 | $(ext) \leftarrow (A)$ | _ | _ | _ | | 61 | | MOV @EP,A | 3 | 1 | ( (EP) ) ← (A) | _ | _ | _ | | 47 | | MOV Ri,A | 3 | 1 | $(Ri) \leftarrow (A)$ | _ | _ | _ | | 48 to 4F | | MOV A,#d8 | 2 | 2 | (A) ← d8 | AL | _ | _ | ++ | 04 | | MOV A,dir | 3 | 2 | $(A) \leftarrow (dir)$ | AL | _ | _ | ++ | 05 | | MOV A,@IX +off | 4 | 2 | $(A) \leftarrow ((IX) + off)$ | AL | _ | _ | ++ | 06 | | MOV A,ext | 4 | 3 | $(A) \leftarrow (ext)$ | AL | _ | _ | ++ | 60 | | MOV A,@A | 3 | 1 | $(A) \leftarrow ((A))$ | AL | _ | _ | ++ | 92 | | MOV A,@EP | 3 | 1 | $(A) \leftarrow ((EP))$ | AL | _ | _ | ++ | 07 | | MOV A,Ri | 3 | 1 | $(A) \leftarrow (Ri)$ | AL | _ | _ | ++ | 08 to 0F | | MOV dir,#d8 | 4 | 3 | (dír) ← d8 | _ | _ | _ | | 85 | | MOV @IX +off,#d8 | 5 | 3 | $((IX) + off) \leftarrow d8$ | _ | _ | _ | | 86 | | MOV @EP,#d8 | 4 | 2 | ( (EP) ) ← d8 | _ | _ | _ | | 87 | | MOV Ri,#d8 | 4 | 2 | (Ri) ← d8 | _ | _ | _ | | 88 to 8F | | MOVW dir,A | 4 | 2 | $(dir) \leftarrow (AH), (dir + 1) \leftarrow (AL)$ | _ | _ | _ | | D5 | | MOVW @IX +off,A | 5 | 2 | $((IX) + off) \leftarrow (AH),$ | _ | _ | _ | | D6 | | | | _ | $((IX) + off + 1) \leftarrow (AL)$ | | | | | | | MOVW ext,A | 5 | 3 | $(ext) \leftarrow (AH), (ext + 1) \leftarrow (AL)$ | _ | _ | _ | | D4 | | MOVW @EP,A | 4 | 1 | $((EP)) \leftarrow (AH), ((EP) + 1) \leftarrow (AL)$ | _ | _ | _ | | D7 | | MOVW EP,A | 2 | 1 | $(EP) \leftarrow (A)$ | _ | _ | _ | | E3 | | MOVW A,#d16 | 3 | 3 | (A) ← d16 | AL | AH | dH | ++ | E4 | | MOVW A,dir | 4 | 2 | $(AH) \leftarrow (dir), (AL) \leftarrow (dir + 1)$ | AL | AH | dH | ++ | C5 | | MOVW A,@IX +off | 5 | 2 | $(AH) \leftarrow ((IX) + off),$ | AL | AH | dH | ++ | C6 | | | | _ | (AL) ← ( (IX) +off + 1) | | | J | | | | MOVW A,ext | 5 | 3 | $(AH) \leftarrow (ext), (AL) \leftarrow (ext + 1)$ | AL | AH | dH | ++ | C4 | | MOVW A,@A | 4 | 1 | $(AH) \leftarrow (A), (AL) \leftarrow (A) + 1$ | AL | AH | dH | ++ | 93 | | MOVW A,@EP | 4 | 1 | $(AH) \leftarrow ((EP)), (AL) \leftarrow ((EP) + 1)$ | AL | AH | dH | ++ | C7 | | MOVW A,EP | 2 | 1 | $(A) \leftarrow (EP)$ | _ | _ | dH | | F3 | | MOVW EP,#d16 | 3 | 3 | (EP) ← d16 | _ | _ | _ | | E7 | | MOVW IX,A | 2 | 1 | $(IX) \leftarrow (A)$ | _ | _ | _ | | E2 | | MOVW A,IX | 2 | 1 | $(A) \leftarrow (IX)$ | _ | _ | dH | | F2 | | MOVW SP,A | 2 | 1 | (SP) ← (A) | _ | _ | _ | | E1 | | MOVW A,SP | 2 | 1 | (A) ← (SP) | _ | _ | dH | | F1 | | MOV @A,T | 3 | 1 | $((A)) \leftarrow (T)$ | _ | _ | _ | | 82 | | MOVW @A,T | 4 | 1 | $((A)) \leftarrow (TH), ((A) + 1) \leftarrow (TL)$ | _ | _ | _ | | 83 | | MOVW IX,#d16 | 3 | 3 | $(IX) \leftarrow d16$ | _ | _ | _ | | E6 | | MOVW A,PS | 2 | 1 | $(A) \leftarrow (PS)$ | _ | _ | dH | | 70 | | MOVW PS,A | 2 | 1 | (PS) ← (A) | _ | _ | _ | ++++ | 71 | | MOVW SP,#d16 | 3 | 3 | (SP) ← d16 | _ | _ | _ | | E5 | | SWAP | 2 | 1 | $(AH) \leftrightarrow (AL)$ | _ | _ | AL | | 10 | | SETB dir: b | 4 | 2 | $(dir): b \leftarrow 1$ | _ | _ | _ | | A8 to AF | | CLRB dir: b | 4 | 2 | (dir): $b \leftarrow 0$ | _ | _ | _ | | A0 to A7 | | XCH A,T | 2 | 1 | $(AL) \leftrightarrow (TL)$ | AL | _ | _ | | 42 | | XCHW A,T | 3 | i i | $(A) \leftrightarrow (T)$ | AL | AH | dH | | 43 | | XCHW A,EP | 3 | 1 | $(A) \leftrightarrow (EP)$ | _ | | dH | | F7 | | XCHW A,IX | 3 | 1 | $(A) \leftrightarrow (IX)$ | _ | _ | dH | | F6 | | XCHW A,SP | 3 | 1 | $(A) \leftrightarrow (SP)$ | _ | _ | dH | | F5 | | MOVW A,PC | 2 | 1 | $(A) \leftarrow (PC)$ | _ | _ | dH | | F0 | | | | | ( / ( = / | | | | | . • | Notes: $\bullet$ During byte transfer to A, $T \leftarrow A$ is restricted to low bytes. • Operands in more than one operand instruction must be stored in the order in which their mnemonics are written. (Reverse arrangement of F<sup>2</sup>MC-8 family) Table 3 Arithmetic Operation Instructions (62 instructions) | Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code | |-------------------------|----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|---------|----------| | ADDC A,Ri | 3 | 1 | $(A) \leftarrow (A) + (Ri) + C$ | | | _ | ++++ | 28 to 2F | | ADDC A,RI<br>ADDC A,#d8 | 2 | 2 | $(A) \leftarrow (A) + (R) + C$<br>$(A) \leftarrow (A) + d8 + C$ | _ | | _ | ++++ | 20 10 25 | | ADDC A,#do | 3 | 2 | $(A) \leftarrow (A) + (B) + (C)$<br>$(A) \leftarrow (A) + (C) + (C)$ | | | _ | ++++ | 25 | | ADDC A,@IX +off | 4 | 2 | $(A) \leftarrow (A) + $ | _ | _ | _ | ++++ | 26 | | ADDC A,@EP | 3 | 1 | $(A) \leftarrow (A) + ((EP)) + C$ | _ | _ | _ | ++++ | 27 | | ADDCW A | 3 | i | $(A) \leftarrow (A) + (T) + C$ | _ | _ | dH | ++++ | 23 | | ADDC A | 2 | i | $(AL) \leftarrow (AL) + (TL) + C$ | _ | _ | _ | ++++ | 22 | | SUBC A,Ri | 3 | i | $(A) \leftarrow (A) - (Ri) - C$ | _ | _ | _ | ++++ | 38 to 3F | | SUBC A,#d8 | 2 | 2 | $(A) \leftarrow (A) - d8 - C$ | _ | _ | _ | ++++ | 34 | | SUBC A,dir | 3 | 2 | $(A) \leftarrow (A) - (dir) - C$ | _ | _ | _ | ++++ | 35 | | SUBC A,@IX +off | 4 | 2 | $(A) \leftarrow (A) - ((IX) + off) - C$ | _ | _ | _ | ++++ | 36 | | SUBC A,@EP | 3 | 1 | $(A) \leftarrow (A) - ((EP)) - C$ | _ | _ | _ | ++++ | 37 | | SUBCW A | 3 | i | $(A) \leftarrow (T) - (A) - C$ | _ | _ | dH | ++++ | 33 | | SUBC A | 2 | 1 | (AL) ← (TL) – (AL) – C | _ | _ | _ | ++++ | 32 | | INC Ri | 4 | 1 | $(Ri) \leftarrow (Ri) + 1$ | _ | _ | _ | +++- | C8 to CF | | INCW EP | 3 | 1 | (EP) ← (EP) + 1 | _ | _ | _ | | C3 | | INCW IX | 3 | 1 | $(IX) \leftarrow (IX) + 1$ | _ | _ | _ | | C2 | | INCW A | 3 | 1 | $(A) \leftarrow (A) + 1$ | _ | _ | dH | ++ | C0 | | DEC Ri | 4 | 1 | $(Ri) \leftarrow (Ri) - 1$ | _ | _ | _ | +++- | D8 to DF | | DECW EP | 3 | 1 | (EP) ← (EP) – 1 | _ | _ | _ | | D3 | | DECW IX | 3 | 1 | $(IX) \leftarrow (IX) - 1$ | _ | _ | _ | | D2 | | DECW A | 3 | 1 | $(A) \leftarrow (A) - 1$ | _ | _ | dH | ++ | D0 | | MULU A | 19 | 1 | $(A) \leftarrow (AL) \times (TL)$ | _ | _ | dΗ | | 01 | | DIVU A | 21 | 1 | $(A) \leftarrow (T) / (AL), MOD \rightarrow (T)$ | dL | 00 | 00 | | 11 | | ANDW A | 3 | 1 | $(A) \leftarrow (A) \wedge (T)$ | _ | _ | dH | ++R- | 63 | | ORW A | 3 | 1 | $(A) \leftarrow (A) \lor (T)$ | _ | _ | dH | ++R- | 73 | | XORW A | 3 | 1 | $(A) \leftarrow (A) \forall (T)$ | _ | _ | dH | ++R- | 53 | | CMP A | 2 | 1 | (TĹ) – (ÁL) | _ | _ | _ | ++++ | 12 | | CMPW A | 3 | 1 | (T) – (A) | _ | _ | _ | ++++ | 13 | | RORC A | 2 | 1 | $\rightarrow$ C $\rightarrow$ A $\rightarrow$ | _ | _ | _ | ++-+ | 03 | | ROLC A | 2 | 1 | | _ | _ | _ | ++-+ | 02 | | OMP A WIO | | | (A) – d8 | | | | | 4.4 | | CMP A,#d8 | 2 | 2 | (A) – do<br>(A) – (dir) | _ | _ | _ | ++++ | 14 | | CMP A,dir | 3 | 2 | | _ | _ | - | ++++ | 15 | | CMP A,@EP | 3 | 1 | (A) - ( (EP) ) | _ | _ | - | ++++ | 17 | | CMP A,@IX +off | 4 | 2 | (A) – ( (IX) +off)<br>(A) – (Ri) | _ | _ | - | ++++ | 16 | | CMP A,Ri | 3 | 1 | Decimal adjust for addition | _ | _ | _ | ++++ | 18 to 1F | | DAA | 2 | 1 | Decimal adjust for subtraction | _ | _ | - | ++++ | 84 | | DAS | 2 | 1 | $(A) \leftarrow (AL) \forall (TL)$ | _ | _ | _ | ++++ | 94 | | XOR A | 2 | 1 | $(A) \leftarrow (AL) \lor (TL)$<br>$(A) \leftarrow (AL) \lor d8$ | _ | _ | _ | ++R- | 52 | | XOR A,#d8 | 2 | 2 | | _ | _ | - | ++R- | 54 | | XOR A,dir | 3 | 2 | $(A) \leftarrow (AL) \ \forall \ (dir)$ $(A) \leftarrow (AL) \ \forall \ (\ (EP) \ )$ | - | - | - | ++R- | 55 | | XOR A,@EP | 3 | 1 | | - | - | - | ++R- | 57 | | XOR A,@IX +off | 4 | 2 | $(A) \leftarrow (AL) \forall ((IX) + off)$ | _ | _ | - | ++R- | 56 | | XOR A,Ri | 3 | 1 | (A) ← (AL) ∀ (Ri)<br> (A) ← (AL) ∧ (TL) | - | - | - | ++R- | 58 to 5F | | AND A #40 | 2 | 1 | $(A) \leftarrow (AL) \land (TL)$<br>$(A) \leftarrow (AL) \land d8$ | - | - | - | ++R- | 62 | | AND A,#d8 | 2 | 2 | $(A) \leftarrow (AL) \land d8$<br>$(A) \leftarrow (AL) \land (dir)$ | - | - | - | ++R- | 64 | | AND A,dir | 3 | 2 | (A) ← (AL) ∧ (uii) | _ | _ | _ | + + R – | 65 | # To Top / Lineup / Index MB89910 Series ### (Continued) | Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code | |------------------|---|---|------------------------------------------|----|----|----|---------|----------| | AND A,@EP | 3 | 1 | $(A) \leftarrow (AL) \land ((EP))$ | - | _ | _ | + + R – | 67 | | AND A,@IX +off | 4 | 2 | $(A) \leftarrow (AL) \land ((IX) + off)$ | _ | _ | _ | ++R- | 66 | | AND A,Ri | 3 | 1 | $(A) \leftarrow (AL) \land (Ri)$ | _ | _ | _ | ++R- | 68 to 6F | | OR A | 2 | 1 | $(A) \leftarrow (AL) \lor (TL)$ | _ | _ | _ | ++R- | 72 | | OR A,#d8 | 2 | 2 | $(A) \leftarrow (AL) \lor d8$ | _ | _ | _ | ++R- | 74 | | OR A,dir | 3 | 2 | $(A) \leftarrow (AL) \lor (dir)$ | _ | _ | _ | ++R- | 75 | | OR A,@EP | 3 | 1 | $(A) \leftarrow (AL) \lor ((EP))$ | _ | _ | _ | ++R- | 77 | | OR A,@IX +off | 4 | 2 | $(A) \leftarrow (AL) \lor ((IX) + off)$ | _ | _ | _ | ++R- | 76 | | OR A,Ri | 3 | 1 | $(A) \leftarrow (AL) \lor (Ri)$ | _ | _ | _ | ++R- | 78 to 7F | | CMP dir,#d8 | 5 | 3 | (dir) – d8 | _ | _ | _ | ++++ | 95 | | CMP @EP,#d8 | 4 | 2 | ( (EP) ) – d8 | _ | _ | _ | ++++ | 97 | | CMP @IX +off,#d8 | 5 | 3 | ((IX) + off) - d8 | _ | _ | _ | ++++ | 96 | | CMP Ri,#d8 | 4 | 2 | (Ri) – d8 | _ | _ | _ | ++++ | 98 to 9F | | INCW SP | 3 | 1 | (SP) ← (SP) + 1 | _ | _ | _ | | C1 | | DECW SP | 3 | 1 | (SP) ← (SP) – 1 | _ | _ | _ | | D1 | ### **Table 4 Branch Instructions (17 instructions)** | Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code | |----------------|---|---|----------------------------------------------------|----|----|----|---------|----------| | BZ/BEQ rel | 3 | 2 | If $Z = 1$ then $PC \leftarrow PC + rel$ | _ | _ | _ | | FD | | BNZ/BNE rel | 3 | 2 | If $Z = 0$ then $PC \leftarrow PC + rel$ | _ | _ | _ | | FC | | BC/BLO rel | 3 | 2 | If $C = 1$ then $PC \leftarrow PC + rel$ | _ | _ | _ | | F9 | | BNC/BHS rel | 3 | 2 | If $C = 0$ then $PC \leftarrow PC + rel$ | _ | _ | _ | | F8 | | BN rel | 3 | 2 | If N = 1 then PC $\leftarrow$ PC + rel | _ | _ | _ | | FB | | BP rel | 3 | 2 | If N = 0 then PC $\leftarrow$ PC + rel | _ | _ | _ | | FA | | BLT rel | 3 | 2 | If $V \forall N = 1$ then $PC \leftarrow PC + rel$ | _ | _ | _ | | FF | | BGE rel | 3 | 2 | If $V \forall N = 0$ then $PC \leftarrow PC + rel$ | _ | _ | _ | | FE | | BBC dir: b,rel | 5 | 3 | If (dir: b) = 0 then $PC \leftarrow PC + rel$ | _ | _ | _ | -+ | B0 to B7 | | BBS dir: b,rel | 5 | 3 | If (dir: b) = 1 then PC $\leftarrow$ PC + rel | _ | _ | _ | -+ | B8 to BF | | JMP @A | 2 | 1 | $(PC) \leftarrow (A)$ | _ | _ | _ | | E0 | | JMP ext | 3 | 3 | (PC) ← ext | _ | _ | _ | | 21 | | CALLV #vct | 6 | 1 | Vector call | _ | _ | _ | | E8 to EF | | CALL ext | 6 | 3 | Subroutine call | _ | _ | _ | | 31 | | XCHW A,PC | 3 | 1 | $(PC) \leftarrow (A), (A) \leftarrow (PC) + 1$ | _ | _ | dH | | F4 | | RET | 4 | 1 | Return from subrountine | _ | _ | _ | | 20 | | RETI | 6 | 1 | Return form interrupt | _ | _ | – | Restore | 30 | ### Table 5 Other Instructions (9 instructions) | Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code | |----------|---|---|-----------|----|----|----|------|---------| | PUSHW A | 4 | 1 | | _ | _ | _ | | 40 | | POPW A | 4 | 1 | | _ | _ | dH | | 50 | | PUSHW IX | 4 | 1 | | _ | _ | _ | | 41 | | POPW IX | 4 | 1 | | _ | _ | _ | | 51 | | NOP | 1 | 1 | | _ | _ | _ | | 00 | | CLRC | 1 | 1 | | _ | _ | _ | R | 81 | | SETC | 1 | 1 | | _ | _ | _ | S | 91 | | CLRI | 1 | 1 | | _ | _ | _ | | 80 | | SETI | 1 | 1 | | _ | _ | _ | | 90 | | 0 | | - | 2 | 3 | 4 | 5 | 9 | 7 | 8 | 6 | A | В | ပ | ٥ | ш | F | |-----------------------|---|-----------------|------------------|------------------|-----------------|-----------------|-----------------|----------------|-------------------|-------------------|----------------|-------------------|------------------|------------------|-----------------|--------------| | SWAP | ≥ | AP | RET | RETI | PUSHW<br>A | POPW A | MOV<br>A,ext | MOWV<br>A,PS | CLRI | SETI | CLRB<br>dir:0 | BBC<br>dir:0,rel | INCW | DECW<br>A | JMP<br>@A | MOVW<br>A,PC | | MULU DIVU | | A<br>A | JMP<br>addr16 | CALL<br>addr16 | PUSHW | POPW<br>IX | MOV<br>ext,A | MOWV<br>PS,A | CLRC | SETC | CLRB<br>dir: 1 | BBC<br>dir:1,rel | INCW | DECW<br>SP | MOVW<br>SP,A | MOVW<br>A,SP | | ROLC CN | | CMP | ADDC A | SUBC | XCH A, T | XOR | AND | OR A | MOV<br>@A,T | MOV<br>A,@A | CLRB<br>dir: 2 | BBC<br>dir:2,rel | INCW | DECW | MOWW<br>IX,A | MOVW<br>A,IX | | RORC CN | | CMPW | ADDCW | SUBCW | XCHW<br>A, T | XORW A | ANDW A | ORW A | MOVW<br>@A,T | MOVW<br>A,@A | CLRB<br>dir: 3 | BBC<br>dir: 3,rel | INCW | DECW | MOVW<br>EP,A | MOVW<br>A,EP | | MOV CN<br>A,#d8 | | CMP<br>A,#d8 | ADDC<br>A,#d8 | SUBC<br>A,#d8 | | XOR<br>A,#d8 | AND<br>A,#d8 | OR<br>A,#d8 | DAA | DAS | CLRB<br>dir: 4 | BBC<br>dir: 4,rel | MOVW<br>A,ext | MOVW<br>ext,A | MOVW<br>A,#d16 | XCHW<br>A,PC | | A,dir | | CMP<br>A,dir | ADDC<br>A,dir | SUBC<br>A,dir | MOV<br>dir,A | XOR<br>A,dir | AND<br>A,dir | OR<br>A,dir | MOV<br>dir,#d8 | CMP<br>dir,#d8 | CLRB<br>dir: 5 | BBC<br>dir: 5,rel | MOVW<br>A,dir | MOVW<br>dir,A | MOVW<br>SP,#d16 | XCHW<br>A,SP | | MOV Ch<br>A,@IX +d A, | | CMP<br>A,@IX +d | ADDC<br>A,@IX +d | SUBC<br>A,@IX +d | MOV<br>@IX +d,A | XOR<br>@A,IX +d | AND<br>A,@IX +d | OR<br>A,@IX +d | MOV<br>ØIX +d/#d8 | CMP<br>@IX +d,#d8 | CLRB<br>dir:6 | BBC<br>dir:6,rel | MOVW<br>A,@IX +d | MOVW<br>@IX +d,A | MOVW<br>IX,#d16 | XCHW<br>A,IX | | OV CI<br>A,@EP | | CMP<br>A,@EP | ADDC<br>A,@EP | SUBC<br>A,@EP | MOV<br>@EP,A | XOR<br>A,@EP | AND<br>A,@EP | OR<br>A,@EP | MOV<br>@EP,#d8 | CMP<br>@EP#d8 | CLRB<br>dir: 7 | BBC<br>dir: 7,rel | MOVW<br>A,@EP | MOVW<br>@EP,A | MOVW<br>EP,#d16 | XCHW<br>A,EP | | A,R0 | | CMP<br>A,R0 | ADDC<br>A,R0 | SUBC<br>A,R0 | MOV<br>R0,A | XOR<br>A,R0 | AND<br>A,R0 | OR<br>A,R0 | MOV<br>R0,#d8 | CMP<br>R0,#d8 | SETB<br>dir: 0 | BBS<br>dir: 0,rel | INC<br>R0 | DEC<br>R0 | CALLV<br>#0 | BNC | | Cl<br>A,R1 | | CMP<br>A,R1 | ADDC<br>A,R1 | SUBC<br>A,R1 | MOV<br>R1,A | XOR<br>A,R1 | AND<br>A,R1 | OR<br>A,R1 | MOV<br>R1,#d8 | CMP<br>R1,#d8 | SETB<br>dir: 1 | BBS<br>dir: 1,rel | INC<br>R1 | DEC<br>R1 | CALLV #1 | BC rel | | Cl<br>A,R2 | | CMP<br>A,R2 | ADDC<br>A,R2 | SUBC<br>A,R2 | MOV<br>R2,A | XOR<br>A,R2 | AND<br>A,R2 | OR<br>A,R2 | MOV<br>R2,#d8 | CMP<br>R2,#d8 | SETB<br>dir: 2 | BBS<br>dir: 2,rel | INC<br>R2 | DEC<br>R2 | CALLV #2 | BP rel | | Cl<br>A,R3 | | CMP<br>A,R3 | ADDC<br>A,R3 | SUBC<br>A,R3 | MOV<br>R3,A | XOR<br>A,R3 | AND<br>A,R3 | OR<br>A,R3 | MOV<br>R3,#d8 | CMP<br>R3,#d8 | SETB<br>dir: 3 | BBS<br>dir: 3,rel | INC<br>R3 | DEC<br>R3 | CALLV #3 | BN rel | | C<br>A,R4 | _ | CMP<br>A,R4 | ADDC<br>A,R4 | SUBC<br>A,R4 | MOV<br>R4,A | XOR<br>A,R4 | AND<br>A,R4 | OR<br>A,R4 | MOV<br>R4,#d8 | CMP<br>R4,#d8 | SETB<br>dir: 4 | BBS<br>dir: 4,rel | INC<br>R4 | DEC<br>R4 | CALLV<br>#4 | BNZ rel | | C<br>A,R5 | | CMP<br>A,R5 | ADDC<br>A,R5 | SUBC<br>A,R5 | MOV<br>R5,A | XOR<br>A,R5 | AND<br>A,R5 | OR<br>A,R5 | MOV<br>R5,#d8 | CMP<br>R5,#d8 | SETB<br>dir:5 | BBS<br>dir: 5,rel | INC<br>R5 | DEC<br>R5 | CALLV<br>#5 | BZ rel | | Cl<br>A,R6 | | CMP<br>A,R6 | ADDC<br>A,R6 | SUBC<br>A,R6 | MOV<br>R6,A | XOR<br>A,R6 | AND<br>A,R6 | OR<br>A,R6 | MOV<br>R6,#d8 | CMP<br>R6,#d8 | SETB<br>dir: 6 | BBS<br>dir: 6,rel | INC<br>R6 | DEC<br>R6 | CALLV<br>#6 | BGE rel | | C<br>A,R7 | _ | CMP<br>A,R7 | ADDC<br>A,R7 | SUBC<br>A,R7 | MOV<br>R7,A | XOR<br>A,R7 | AND<br>A,R7 | OR<br>A,R7 | MOV<br>R7,#d8 | CMP<br>R7,#d8 | SETB<br>dir: 7 | BBS<br>dir: 7,rel | INC<br>R7 | DEC<br>R7 | CALLV<br>#7 | BLT<br>rel | | | ] | | | | | | | | | | | | | | | | # To Top / Lineup / Index MB89910 Series **■ INSTRUCTION MAP** ### **■ MASK OPTIONS** | | Part number | MB89 | PV910 | MB89913 | MB89 | P915 | |-----|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------|----------------------------------|---------------------------------|----------------------| | No. | Part number | -101 | -102 | MB89915 | -101 | -102 | | | Specifying procedure | Setting not possible | Setting not possible | Specify when<br>ordering masking | Setting not possible | Setting not possible | | 1 | Selection either single or<br>dual clock<br>Single-clock mode<br>Dual-clock mode | Single clock | Dual clock | Selectable | Single clock | Dual clock | | 2 | Pull-down resistors<br>P17 to P10<br>P27 to P20<br>P51, P50 | All pins fixed<br>pull-down res | | Can be selected per pin. | All pins fixed<br>pull-down res | | | 3 | Voltage to be detected for low-voltage detection reset $3.3 \pm 0.3 \text{ V}$ $3.6 \pm 0.3 \text{ V}$ $4.0 \pm 0.3 \text{ V}$ | Cannot be us | sed. | Selectable | Can be set b | y register. | ### ■ ORDERING INFORMATION | Part number | Package | Remarks | |--------------------------------------------------------------------|----------------------------------------|---------| | MB89913P-SH<br>MB89915P-SH<br>MB89P915P-101-SH<br>MB89P915P-102-SH | 48-pin Plastic SH-DIP<br>(DIP-48P-M01) | | | MB89913PF<br>MB89915PF<br>MB89P915PF-101<br>MB89P915PF-102 | 48-pin Plastic QFP<br>(FPT-48P-M15) | | | MB89PV910C-101-ES-SH<br>MB89PV910C-102-ES-SH | 64-pin Ceramic MDIP<br>(MDP-64C-P02) | | ### **■ PACKAGE DIMENSIONS** # **FUJITSU LIMITED** For further information please contact: #### Japan FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi Kanagawa 211-88, Japan Tel: (044) 754-3753 Fax: (044) 754-3329 #### North and South America FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, U.S.A. Tel: (408) 922-9000 Fax: (408) 432-9044/9045 ### **Europe** FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 63303 Dreieich-Buchschlag Germany Tel: (06103) 690-0 Fax: (06103) 690-122 #### Asia Pacific FUJITSU MICROELECTRONICS ASIA PTE. LIMITED #05-08, 151 Lorong Chuan New Tech Park Singapore 556741 Tel: (65) 281 0770 Fax: (65) 281 0220 All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). #### CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan. #### F9703