## 66 and 80 MHz clock doubled 486 CPU

PRELIMINARY DATA

#### IMPROVED 486DX2 PERFORMANCE

- Clock doubled core speeds up to 80 MHz
- Integrated FPU 10% faster than 80486DX2
- Up to 40 MHz bus speeds for fast local bus systems

SGS-THOMSON MICROELECTRONICS

#### INDUSTRY STANDARD 486 COMPATIBILITY

- 486DX socket and instruction set compatible
- Runs DOS, Windows, OS/2, UNIX
- Standard 168-pin PGA
- 208-pin QFP

The SGS-THOMSON ST486DX2V 3.45 volt CPUs are advanced 486DX/DX2/DX4 compatible processors. These CPUs incorporate an on-chip 8KByte write-back cache and an integrated math coprocessor.

The on-chip write-back cache allows up to 15% higher performance by eliminating unnecessary external write cycles. On traditional write-through CPUs, these external write cycles can create bus bottlenecks affecting system wide performance.

The integrated floating point unit, improves performance up to 10% over the 80486DX2 at equal internal frequency as measured using Power Meter Whetstone test.

#### ON-CHIP 8-KBYTE WRITE-BACK CACHE

- Industry-wide write-back chipset support
- Burst-mode write capability
- Configurable as write-back or write-through
- ADVANCED POWER MANAGEMENT
  - Fast SMI interrupt with separate memory space
  - Fully static design permits dynamic clock control
  - Software or hardware initiated low power suspend
  - Automatic FPU power-down mode

These processors are designed to meet the power management requirements in the newest generation of low-power desktops and notebooks. Power is saved by taking advantage of advanced power management features such as static circuitry, SMM, and automatic FPU power-down. Fast entry and exit of SMM allows frequent use of the SMM feature without noticeable performance degradation.

This CPU family maintains compatibility with the installed base of x86 software and provides essential socket compatibility with the 486DX/DX2/DX4.



#### October 1995

This is preliminary information on a new product undergoing evaluation. Details are subject to change without notice.

#### **BLOCK DIAGRAM**

## 1.0 PRODUCT OVERVIEW

The SGS THOMSON ST486DX<sup>™</sup> 3.45 volt microprocessors are advanced 486DX2 microprocessors. The ST486DX2V CPU operates at twice the external bus speed.

The CPUs in the ST486DX2 family are high speed 3.45 volt CPUs attaining clock-doubled core speeds of up to 80 MHz.

The ST486DX2V 8-KByte cache can be configured to run in traditional write-through mode or in the higher performance write-back mode. Write-back mode eliminates unnecessary external memory write cycles offering up to 15% higher overall performance (80 MHz, PC Bench 9.0) than writethrough mode.

The ST486DX2V supports 8, 16 and 32-bit data types and operates in real, virtual 8086 and protected modes. The CPU can access up to 4 GBytes of physical memory using a 32-bit burst mode bus. Floating point instructions are parallel processed using an on-chip math coprocessor.

The ST486DX2V CPUs are ideal design solutions for low-powered "Green PC" desktops as well as portable computers. These microprocessors typically draw only 450  $\mu$ A, while the input clock is stopped in suspend mode, due to their static design. System Management Mode (SMM) allows the implementation of transparent system power management or the software emulation of I/O peripheral devices.

A list of ST486DX2 3.45 volt parts, including their operating frequency, and package types are listed on page 23 of this document.

#### 1.1 Clock-Doubled CPU Core

The clock-doubled ST486DX2 CPU core operates at two times the frequency of the external clock input, while continuing to operate the bus interface at the external clock frequency. This configuration provides high frequency CPU performance without requiring a high speed interface to external memory.

The ST486DX2V provides up to 2 times the performance of a 486DX at the same external clock frequency. This level of performance is achieved by doubling the frequency of the input clock and using the resulting signal to drive the CPU core. To further enhance this architecture, the ST486DX2V reduces the performance penalty of slow external memory accesses through use of an on-chip writeback cache and eight write buffers. The CPU core consists of a five-stage pipeline optimized for minimal instruction cycle times and includes all necessary hardware interlocks to permit successive instruction execution overlap. The execution stage of the pipeline executes simple but frequently used instructions in a single clock cycle and the hardware multiplier executes 16-bit integer multiplications in only three clocks.

#### 1.2 On-Chip Write-Back Cache

The ST486DX2V on-chip cache can be configured to run in traditional write-through mode or in a higher performance write-back mode. The writeback cache mode was specifically designed to optimize performance of the CPU core by eliminating bus bottlenecks caused by unnecessary external write cycles. This write-back architecture is especially effective in improving performance of the clock-doubled ST486DX2V CPU.

Traditional write-through cache architectures require that all writes to the cache also update external memory simultaneously. These unnecessary write cycles create bottlenecks which result in CPU stalls and adversely impact performance. In contrast, a write-back architecture allows data to be written to the cache without updating external memory. With a write-back cache, external write cycles are only required when a cache miss occurs, a modified line is replaced in the cache, or when an external bus master requires access to data.

The ST486DX2V cache is an 8-KByte unified instruction and data cache implemented using a four-way set associative architecture and a least recently used (LRU) replacement algorithm. The cache is designed for optimum performance in write-back mode, however, the cache can be operated in write-through mode. The cache line size is 16 bytes and new lines are only allocated during memory read cycles. Valid status is maintained on a 16-byte cache line basis, but modified or "dirty" status for write-back mode is maintained on a 4-byte (double-word) basis. Therefore, only the double-words that have been modified are written back to external memory when a line is replaced in the cache. The CPU core can access the cache in a single internal clock cycle for both reads and writes.

#### 1.3 FPU Operations

Since the FPU is resident within the CPU, the overhead associated with external math coprocessor cycles is eliminated. If the FPU is not in use, the FPU is automatically powered down. This feature reduces overall power consumption.



#### 1.4 System Management Mode

System Management Mode (SMM) provides an additional interrupt and a separate address space that can be used for system power management or software transparent emulation of I/O peripherals. SMM is entered using the System Management Interrupt (SMI#) or SMINT instruction. While running in isolated SMM address space, the SMI interrupt routine can execute without interfering with the operating system or application programs.

After entering SMM, portions of the CPU state are automatically saved. Program execution begins at the base of SMM address space. The location and size of the SMM memory are programmable within the ST486DX2V. Eight SMM instructions have been added to the 486 instruction set that permit software entry into SMM, as well as saving and restoring the total CPU state when in SMM mode.

#### ST486DX2V Input & Output Signals.



#### 1.5 Power Management

The ST486DX2V power management features allow for a dramatic improvement in battery life over systems designed with non-static 486 processors. During suspend mode the typical current consumption is less than 1 percent of the full operation current.

Suspend mode is entered by either a hardware or a software initiated action. Using the hardware method to initiate suspend mode involves a two-pin handshake between the SUSP# and SUSPA# signals. The software can initiate suspend mode through the execution of the HALT instruction. Once in suspend mode, the ST486DX2 power consumption is further reduced by stopping the external clock input. The resulting current draw is typically 450  $\mu$ A. Since the ST486DX2V is static, no internal data is lost when the clock is stopped.

#### 1.6 Signal Summary

The ST486DX2V signal set includes ten cache interface signals, two coprocessor interface signals, two power management signals, two system management mode signals, one power supply voltage control signal and one clock multiplier control signal.

### 1.7 VOLDET

The Voldet output signal is used by the system to detect that a low voltage part is in the CPU socket. It is permanently set to a logic 0 level for the low voltage part.

#### 1.8 CLKMUL

The CLKMUL input signal must be connect to Vss for proper operation.

CLKMUL has an internal pullup. If left unconnected, it will be driven to a logic 1.

#### 1.9 Programable SMM Pin Interface

Following power-up or RESET, the ST486DX2V SMM interface pins are disabled. Once enabled, these two pins can either function as defined in the ST486DX/DX2 Data book(Order Code: DBST486DXST/1) (SMI# and SMADS#) or can be programmed to function with a protocol compatible with the 486 SL-enhanced CPUs (SMI#, SMIACT#).



#### 1.10 SMM Mode Control Bit

Configuration register CCR3 bit 3 (SMM\_Mode) controls the SMM interface mode. 0=ST mode, 1=SL-compatible mode, and the default state after reset is 0. If the SMI\_Lock bit =0, the SMM\_Mode may be modified. If the SMI\_Lock bit is set, the SMM\_Mode bit can no longer be modified. Once the SMI\_lock bit is set, the CPU must be reset(RE-SET pin) in order to modify SMI\_Lock and SMM\_Mode.

#### 1.11 SMM Pin Definitions

The two pins that change function in SL-compatible mode are SMI# and SMADS#. Table 1.1 lists the pin definitions for these two pins.

## 1.12 SMM Features Not Used in SL-Compatible Mode

The SMAC and MMAC functions controlled in Configuration Control Register 1 (CCR1) are disabled when in SL-compatible mode. If the SMI service routine accesses memory outside the defined SMM memory space, SMIACT# remains asserted. Also the SMINT instruction should not be used in SL-compatible mode.

| Table 1.1. | SMM | Pin | Definitions |
|------------|-----|-----|-------------|
|------------|-----|-----|-------------|

| ST MODE                                                                                                                                                                                                                            | SL-COMPATIBLE MODE                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMI#: Bidirectional System management Interrupt pin.                                                                                                                                                                               | SMI#: System Management Interrupt input pin.                                                                                                                                                                                                                                |
| Asserted by the system logic to request an SMI interrupt.<br>Sampled by the CPU on each rising clock edge. Causes I/O<br>trap to occur if sampled asserted at least two clocks prior to<br>RDY# sampled asserted for an I/O cycle. | Asserted by the system logic to request an SMI interrupt.<br>Sampled by the CPU on each rising clock edge. SMI# is<br>falling edge sensitive and causes an I/O trap to occur if<br>sampled asserted at least three clocks prior to<br>RDY#/BRDY# sampled for any I/O cycle. |
| Asserted by the CPU during execution of an SMI service routine or in response to SMINT if SMAC is set.                                                                                                                             |                                                                                                                                                                                                                                                                             |
| SMADS#: SMI Address Strobe output used to indicate that the current bus cycle is an SMM memory access.                                                                                                                             | SMIACT#: SMI Active output asserted by the CPU during execution of an SMI service routine.                                                                                                                                                                                  |



#### 2.0 ELECTRICAL SPECIFICATIONS

Electrical specifications in this chapter are valid for the clock-doubled ST486DX2V, and the clock-tripled ST486DX4V. The ST486DX4 differs from the ST486DX2 in that the ST486DX4 internal CPU core operates at three times the frequency of the bus interface.

#### 2.1 Electrical Connections

#### 2.1.1 Power and Ground Connections and Decoupling

Due to the high frequency of operation of the ST486DX2V, it is necessary to install and test this device using standard high frequency techniques. The high clock frequencies used in the ST486DX2V and its output buffer circuits can cause transient power surges when several output buffers switch output levels simultaneously. These effects can be minimized by filtering the DC power leads with low-inductance decoupling capacitors, using low impedance wiring, and by utilizing all of the VCC and GND pins.

#### 2.1.2 Pull-Up/Pull-Down Resistors

Table 2-1 lists the input pins which are internally connected to pull-up and pull-down resistors. The pull-up resistors are connected to VCC and the pull-down resistors are connected to VSS. When unused, these inputs do not require connection to external pull-up or pull-down resistors. The SUSP# pin is unique in that it is connected to a pull-up resistor only when SUSP# is not asserted. It is recommended that the ADS#, LOCK# and SMI# output pins be connected to pull-up resistors, as indicated in Table 2-2. The external pull-ups guarantee that the signals remain negated during hold acknowledge states.

#### 2.1.3 Unused Input Pins

All inputs not used by the system designer and not listed in Table 2-1 (Page 7) should be connected either to ground or to VCC. Connect active-high inputs to ground through a 20 k $\Omega$  (±10%) pull-down resistor and active-low inputs to VCC through a 20 k $\Omega$  (±10%) pull-up resistor to prevent possible spurious operation.

Table 2-3. Absolute Maximum Ratings

## 2.2 Absolute Maximum Ratings

The following table lists absolute maximum ratings for the ST486DX2V microprocessors. Stresses beyond those listed under Table 2-3 limits may cause permanent damage to the device. These are stress ratings only and do not imply that operation under any conditions other than those listed under "Recommended Operating Conditions" Table 2-4 (Page 9) is possible. Exposure to conditions beyond Table 2-3 may (1) reduce device reliability and (2) result in premature failure even when there is no immediately apparent sign of failure. Prolonged exposure to conditions at or near the absolute maximum ratings (Table 2-3) may also result in reduced useful life and reliability.

| Table 2-1. F | Pins Connecte | d to Internal | Pull-Up |
|--------------|---------------|---------------|---------|
| and Pull-De  | own Resistors |               | •       |

| SIGNAL | RESISTOR        |
|--------|-----------------|
| A20M#  | 20-kΩ pull-up   |
| AHOLD  | 20-kΩ pull-down |
| BOFF#  | 20-kΩ pull-up   |
| BS16#  | 20-kΩ pull-up   |
| BS8#   | 20-kΩ pull-up   |
| BRDY#  | 20-kΩ pull-up   |
| EADS#  | 20-kΩ pull-up   |
| FLUSH# | 20-kΩ pull-up   |
| IGNNE# | 20-kΩ pull-up   |
| INVAL  | 20-kΩ pull-up   |
| KEN#   | 20-kΩ pull-up   |
| RDY#   | 20-kΩ pull-up   |
| UP#    | 20-kΩ pull-up   |
| SUSP#  | 20-kΩ pull-up   |
| WM_RST | 20-kΩ pull-down |

| Table 2-2. | Pins | Requiring | External | Pull-Up | Re- |
|------------|------|-----------|----------|---------|-----|
| sistors    |      |           |          | -       |     |

| SIGNAL | EXTERNAL RESISTOR |
|--------|-------------------|
| ADS#   | 20-kΩ pull-up     |
| LOCK#  | 20-kΩ pull-up     |
| SMI#   | 20-kΩ pull-up     |

|                                      | ST486DX2V |       |    |                                 |
|--------------------------------------|-----------|-------|----|---------------------------------|
| PARAMETER                            | MIN       |       |    | NOTES                           |
| Case Temperature                     | -65°      | +110° | С  | Power Applied                   |
| Storage Temperature                  | -65°      | +150° | С  | No Bias                         |
| Supply Voltage, VCC                  | -0.5      | 4.6   | V  | With Respect to Vss             |
| Voltage On Any Pin                   | -0.5      | 6.0   | V  | With Respect to V <sub>SS</sub> |
| Input Clamp Current, I <sub>IK</sub> |           | 10    | mA | Power Applied                   |
| Output Clamp Current, IOK            |           | 25    | mA | Power Applied                   |



## 2.3 Recommended Operating Conditions

Table 2-4 presents the recommended operating conditions for the ST486DX2V device.

#### Table 2-4. Recommended Operating Conditions

| PARAMETER                       | ST486DX2V |      |    | NOTES                                 |  |
|---------------------------------|-----------|------|----|---------------------------------------|--|
| FARAMETER                       | MIN       | MAX  |    | NOTES                                 |  |
| T <sub>c</sub> Case Temperature | 0°        | +85° | С  | Power Applied                         |  |
| V <sub>cc</sub> Supply Voltage  | 3.3       | 3.6  | V  | With Respect to Vss                   |  |
| V <sub>⊮</sub> High Level Input | 2         | 5.5  | V  |                                       |  |
| V <sub>IL</sub> Low Level Input | -0.3      | 0.8  | V  |                                       |  |
| I₀H Output Current (High)       |           | -1   | mA | V <sub>OH</sub> =V <sub>OH(MIN)</sub> |  |
| I₀∟ Output Current (Low)        |           | 3    | mA | $V_{OL}=V_{OL(MAX)}$                  |  |

## 2.4 DC Characteristics

#### Table 2-5. DC Characteristics (at Recommended Operating Conditions)

|                                                                                    | ST486DX2V              |            |       | NOTES                                      |  |
|------------------------------------------------------------------------------------|------------------------|------------|-------|--------------------------------------------|--|
|                                                                                    | MIN                    | MAX        | UNITS | NOTES                                      |  |
| V <sub>OL</sub> Output Low Voltage<br>I <sub>OL</sub> = 5 mA                       |                        | 0.35       | V     |                                            |  |
| V <sub>OH</sub> Output High Voltage<br>I <sub>OH</sub> = -1 mA                     | 2.4                    |            | V     |                                            |  |
| I⊔ Input Leakage Current<br>For all pins except those<br>listed in Table 2-1.      |                        | ±15        | μΑ    | 0 <vin<vcc< td=""></vin<vcc<>              |  |
| I <sub>IH</sub> Input Leakage Current<br>For all pins with internal<br>pull-downs. |                        | 200        | μΑ    | V <sub>IH</sub> = 2.4 V<br>See Table 2-1.  |  |
| $I_{I\!L}$ Input Leakage Current For all pins with internal pull-ups               |                        | -400       | μA    | V <sub>IL</sub> = 0.45 V<br>See Table 2-1. |  |
| I <sub>CC</sub> Active I <sub>CC</sub><br>66 MHz<br>80 MHz                         | Typical:<br>560<br>630 | 850<br>950 | mA    | Note 1                                     |  |
| I <sub>CCSM</sub> Suspend Mode I <sub>CC</sub><br>66 MHz<br>80 MHz                 | Typical:<br>14<br>16   | 30<br>34   | mA    | Note 1, 3                                  |  |
| I <sub>CCSS</sub> Standby I <sub>CC</sub><br>0 MHz (Suspended/CLK Stopped)         | Typical:<br>0.45       | 1.1        | mA    | Note 4                                     |  |
| CIN Input Capacitance                                                              |                        | 20         | pF    | f <sub>c</sub> = 1 MHz (Note 2)            |  |
| COUT Output or I/O Capacitance                                                     |                        | 20         | рF    | f <sub>c</sub> = 1 MHz (Note 2)            |  |
| C <sub>CLK</sub> CLK Capacitance                                                   |                        | 20         | pF    | f <sub>c</sub> = 1 MHz (Note 2)            |  |

Notes:

1. MHz ratings refer to internal clock frequency.

2. Not 100% tested.

3. All inputs at 0.4 or V<sub>CC</sub> - 0.4 (CMOS levels). All inputs held static except clock and all outputs unloaded (static  $I_{OUT} = 0$  mA). Specification also valid for UP# = 0. 4. All inputs at 0.4 or V<sub>CC</sub> - 0.4 (CMOS levels). All inputs held static and all outputs unloaded (static  $I_{OUT} = 0$  mA).



#### **2.5 AC Characteristics**

Tables 2-6 through 2-9 list the AC characteristics including output delays, input setup requirements, input hold requirements and output float delays. These measurements are based on the measurement points identified in Figure 2-1 and Figure 2-2. The rising clock edge reference level V<sub>REF</sub>, and other reference levels are shown in Table 2-6 below for the ST486DX2V. Input or output signals must cross these levels during testing.

Figure 2-1 shows output delay (A and B) and input setup and hold times (C and D). Input setup and hold times (C and D) are specified minimums, defining the smallest acceptable sampling window a synchronous input signal must be stable for correct operation.

#### Table 2-6. Drive Level and Measurement Points for Switching Characteristics

| SYMBOL                     | ST486DX2V | UNITS |
|----------------------------|-----------|-------|
| V <sub>REF</sub>           | 1.5       | V     |
| V <sub>IHD</sub>           | 2.3       | V     |
| V <sub>ILD</sub>           | 0         | V     |
| Note: Refer to Figure 2-1. |           |       |



#### Figure 2-1. Drive Level and Measurement Points for Switching Characteristics









## Table 2-7 AC Characteristics for ST486DX2V66

 $V_{cc}$  - 3.0 to 3.6V,  $T_{case}{=}0^\circ$  to 85° C,  $C_L{=}50pF$  External CLK = 33 MHz (Max.)

| SYMBOL        | PARAMETERS                                                                                       | MIN<br>(ns) | MAX<br>(ns) | FIGURE   | NOTES                       |
|---------------|--------------------------------------------------------------------------------------------------|-------------|-------------|----------|-----------------------------|
| T1            | CLK Period                                                                                       | 30          |             | 2-2      |                             |
| T2            | CLK High Time                                                                                    | 11          |             | 2-2      | At 2 V                      |
| Т3            | CLK Low Time                                                                                     | 11          |             | 2-2      | V <sub>IL(MAX)</sub>        |
| T4            | CLK Fall Time                                                                                    |             | 3           | 2-2      | 2 V to V <sub>IL(MAX)</sub> |
| T5            | CLK Rise Time                                                                                    |             | 3           | 2-2      | V <sub>IL(MAX)</sub> to 2 V |
| Тб            | A31-A2, ADS#, BE3#-BE0#, BREQ, D/C#,<br>FERR#, HLDA, LOCK#, M/IO#, PCD, PWT,<br>W/R# Valid Delay | 3           | 16          | 2-6      |                             |
| T6a           | SMADS#, SMI# Valid Delay                                                                         | 3           | 16          | 2-6      |                             |
| Т7            | A31-A2, ADS#, BE3#-BE0#, BREQ, D/C#,<br>HLDA, LOCK#, M/IO#, PCD, PWT, W/R# Float<br>Delay        |             | 20          | 2-7      | Note 1                      |
| T7a           | SMADS#, SMI# Float Delay                                                                         |             | 20          | 2-7      | Note 1                      |
| Т8            | PCHK# Valid Delay                                                                                | 3           | 22          | 2-5      |                             |
| T8a           | BLAST#, PLOCK# Valid Delay                                                                       | 3           | 20          | 2-6      |                             |
| T8b           | HITM#, RPLSET(1-0), RPLVAL#, SUSPA# Valid<br>Delay                                               | 3           | 20          | 2-6      |                             |
| Т9            | BLAST#, PLOCK# Float Delay                                                                       |             | 20          | 2-7      | Note 1                      |
| T9a           | RPLSET(1-0), RPLVAL# Float Delay                                                                 |             | 20          | 2-7      | Note 1                      |
| T10           | D31-D0, DP3-DP0 Write Data Valid Delay                                                           | 3           | 19          | 2-6      |                             |
| T11           | D31-D0, DP3-DP0 Write Data Float Delay                                                           |             | 20          | 2-7      | Note 1                      |
| T12           | EADS# Setup Time                                                                                 | 6           |             | 2-3      |                             |
| T12a          | INVAL Setup Time                                                                                 | 6           |             | 2-3      |                             |
| T13           | EADS# Hold Time                                                                                  | 3           |             | 2-3      |                             |
| T13a          | INVAL Hold Time                                                                                  | 3           |             | 2-3      |                             |
| T14           | BS16#, BS8#, KEN# Setup Time                                                                     | 6           |             | 2-3      |                             |
| T15           | BS16#, BS8#, KEN# Hold Time                                                                      | 3           |             | 2-3      |                             |
| T16           | BRDY#, RDY# Setup Time                                                                           | 6           |             | 2-4      |                             |
| T17           | BRDY#, RDY# Hold Time                                                                            | 3           |             | 2-4      |                             |
| T18           | AHOLD, HOLD Setup Time                                                                           | 6           |             | 2-3      |                             |
| T18a          | BOFF# Setup Time                                                                                 | 9           |             | 2-3      |                             |
| T19           | AHOLD, BOFF#, HOLD Hold Time                                                                     | 3           |             | 2-3      |                             |
| T20           | A20M#, FLUSH#, IGNNE#, INTR, NMI, RESET<br>Setup Time                                            | 6           |             | 2-3      |                             |
| T20a          | SMI#, SUSP#, WM_RST Setup Time                                                                   | 6           |             | 2-3      |                             |
| T21           | A20M#, FLUSH#, IGNNE#, INTR, NMI, RESET<br>Hold Time                                             | 3           |             | 2-3      |                             |
| T21a          | SMI#, SUSP#, WM_RST Hold Time                                                                    | 3           |             | 2-3      |                             |
| T22           | A31-A4, D31-D0, DP3-DP0 Read Setup Time                                                          | 6           |             | 2-3, 2-4 |                             |
| T23           | A31-A4, D31-D0, DP3-DP0 Read Hold Time                                                           | 3           |             | 2-3, 2-4 |                             |
| Note 1: Not 1 | 00% tested.                                                                                      |             |             |          |                             |



## Table 2-8. AC Characteristics for ST486DX2V80

 $V_{cc}$  - 3.0 to 3.6V,  $T_{case}{=}0^\circ$  to 85° C,  $C_L{=}50pF$  External CLK = 40 MHz (Max.)

| SYMBOL        | PARAMETERS                                                                                       | MIN<br>(ns) | MAX<br>(ns) | FIGURE  | NOTES           |
|---------------|--------------------------------------------------------------------------------------------------|-------------|-------------|---------|-----------------|
| T1            | CLK Period                                                                                       | 25          |             | 2-2     |                 |
| T2            | CLK High Time                                                                                    | 9           |             | 2-2     | At 2 V          |
| Т3            | CLK Low Time                                                                                     | 9           |             | 2-2     | VIL(MAX)        |
| T4            | CLK Fall Time                                                                                    |             | 3           | 2-2     | 2 V to VIL(MAX) |
| T5            | CLK Rise Time                                                                                    |             | 3           | 2-2     | VIL(MAX) to 2 V |
| Т6            | A31-A2, ADS#, BE3#-BE0#, BREQ, D/C#,<br>FERR#, HLDA, LOCK#, M/IO#, PCD, PWT,<br>W/R# Valid Delay | 3           | 14          | 2-6     |                 |
| T6a           | SMADS#, SMI# Valid Delay                                                                         | 3           | 14          | 2-6     |                 |
| Т7            | A31-A2, ADS#, BE3#-BE0#, BREQ, D/C#,<br>HLDA, LOCK#, M/IO#, PCD, PWT, W/R# Float<br>Delay        |             | 19          | 2-7     | Note 1          |
| T7a           | SMADS#, SMI# Float Delay                                                                         |             | 19          | 2-7     | Note 1          |
| Т8            | PCHK# Valid Delay                                                                                | 3           | 18          | 2-5     |                 |
| T8a           | BLAST#, PLOCK# Valid Delay                                                                       | 3           | 16          | 2-6     |                 |
| T8b           | HITM#, RPLSET(1-0), RPLVAL#, SUSPA# Valid<br>Delay                                               | 3           | 16          | 2-6     |                 |
| Т9            | BLAST#, PLOCK# Float Delay                                                                       |             | 16          | 2-7     | Note 1          |
| T9a           | RPLSET(1-0), RPLVAL# Float Delay                                                                 |             | 16          | 2-7     | Note 1          |
| T10           | D31-D0, DP3-DP0 Write Data Valid Delay                                                           | 3           | 17          | 2-6     |                 |
| T11           | D31-D0, DP3-DP0 Write Data Float Delay                                                           |             | 19          | 2-7     | Note 1          |
| T12           | EADS# Setup Time                                                                                 | 6           |             | 2-3     |                 |
| T12a          | INVAL Setup Time                                                                                 | 6           |             | 2-3     |                 |
| T13           | EADS# Hold Time                                                                                  | 3           |             | 2-3     |                 |
| T13a          | INVAL Hold Time                                                                                  | 3           |             | 2-3     |                 |
| T14           | BS16#, BS8#, KEN# Setup Time                                                                     | 6           |             | 2-3     |                 |
| T15           | BS16#, BS8#, KEN# Hold Time                                                                      | 3           |             | 2-3     |                 |
| T16           | BRDY#, RDY# Setup Time                                                                           | 6           |             | 2-4     |                 |
| T17           | BRDY#, RDY# Hold Time                                                                            | 3           |             | 2-4     |                 |
| T18           | AHOLD, HOLD Setup Time                                                                           | 6           |             | 2-3     |                 |
| T18a          | BOFF# Setup Time                                                                                 | 8           |             | 2-3     |                 |
| T19           | AHOLD, BOFF#, HOLD Hold Time                                                                     | 3           |             | 2-3     |                 |
| T20           | A20M#, FLUSH#, IGNNE#, INTR, NMI, RESET<br>Setup Time                                            | 6           |             | 2-3     |                 |
| T20a          | SMI#, SUSP#, WM_RST Setup Time                                                                   | 6           |             | 2-3     |                 |
| T21           | A20M#, FLUSH#, IGNNE#, INTR, NMI, RESET<br>Hold Time                                             | 3           |             | 2-3     |                 |
| T21a          | SMI#, SUSP#, WM_RST Hold Time                                                                    | 3           |             | 2-3     |                 |
| T22           | A31-A4, D31-D0, DP3-DP0 Read Setup Time                                                          | 6           |             | 2-3,2-4 |                 |
| T23           | A31-A4, D31-D0, DP3-DP0 Read Hold Time                                                           | 3           |             | 2-3,2-4 |                 |
| Note 1: Not 1 | 00% tested.                                                                                      |             |             |         |                 |







SGS-THOMSON MICROELECTRONICS

Figure 2-4 Input Setup and Hold Timing



Figure 2-5. PCHK# Valid Delay Timing



SGS-THOMSON











## **3.0 MECHANICAL SPECIFICATIONS**

#### 3.1 168-Pin PGA Package

The pin assignments for the ST486DX2V 168-pin PGA package are shown in Figure 3-1. The pins are listed by signal name and pin number in Table 3-1.

|    |          |                | •        |           |         |          |           | I.          |             |          | 0        | _        | -        |           | •        | -           |                       |
|----|----------|----------------|----------|-----------|---------|----------|-----------|-------------|-------------|----------|----------|----------|----------|-----------|----------|-------------|-----------------------|
|    | S        | R              | Q        | Р         | N       | M        | L         | ĸ           | J           | н        | G        | F        | E        | D         | С        | В           | А<br>                 |
| 1  | A27<br>〇 | A28            | A31      | D0<br>()  | D2      | Vss<br>〇 | Vss<br>〇  | Vss<br>〇    | NC<br>O     | Vss      | Vss<br>〇 | DP1      | Vss<br>〇 | D9<br>()  | D11      | D19         | D20                   |
| 2  | A26      | A25            | Vss<br>〇 | A29       | D1<br>〇 | Vcc      | D6<br>()  | Vcc         | D5<br>()    | D3<br>() | Vcc      | D8<br>() | Vcc      | D13       | D18      | D21         | D22                   |
| 3  | A23      | Vcc            | A17<br>〇 | A30       | DP0     | D4<br>() | D7<br>()  | D14         | D16         | DP2      | D12      | D15      | D10      | D17<br>() | CLK<br>O | Vss<br>〇    | С                     |
| 4  |          | T Vss          | A19      |           |         |          |           |             |             |          |          |          |          |           | Vcc      | Vss<br>〇    | D23                   |
| 5  | A14<br>〇 | A18<br>〇       | A21      |           |         |          | от        | 400         |             |          |          | 14       |          |           | Vcc      | Vss<br>〇    | DP3                   |
| 6  | Vss<br>〇 | Vcc            | A24      |           |         |          | ן כ<br>כי | 40(<br>T /  | 5 5<br>NN   | .43      | 00<br>חי | IT       |          |           | D27      | D25         | D24                   |
| 7  | A12      | A15<br>()      | A22      |           |         |          | 3         |             |             |          | U        |          |          |           | D26      | Vcc         | Vss<br>〇              |
| 8  | Vss<br>〇 | Vcc            | A20      |           |         |          |           | г II<br>о в | чО<br>      |          |          |          |          |           | D28      | D31         | D29                   |
| 9  | Vss<br>O | Vcc            | A16      |           |         |          | 16        | 8-F         | <b>'</b> in | PG       | jΑ       |          |          |           | D30      | Vcc         | V <del>s</del> s<br>◯ |
| 10 | Vss<br>〇 | Vcc            | A13      |           |         |          | ٦)        | lob         | ) V         | iew      | /)       |          |          | ,         | WM_RST   | SMI#        | INVAL                 |
| 1  | Vss<br>O | Vcc            | A9<br>〇  |           |         |          |           |             |             |          |          |          |          |           | UP#      | Vcc         | Vss<br>◯              |
| 2  | Vss<br>〇 | A11<br>〇       | A5<br>〇  |           |         |          |           |             |             |          |          |          |          | 5         | SMADS#   |             | 1 HITM#<br>○          |
| 13 | A10<br>〇 | <b>A8</b><br>〇 | A7<br>〇  |           |         |          |           |             |             |          |          |          |          |           | TEST F   | RPLVAL#     | SUSPA#                |
| 14 | Vss<br>〇 | Vcc            | A2<br>〇  |           |         |          |           |             |             |          |          |          |          | F         | FERR# R  |             | TDI<br>O              |
| 15 | A6<br>〇  | A3<br>()       | BREQ     | HLDA<br>O | LOCK#   | D/C#     | PWT       | BE0#        | BE2#        | BRDY#    | SUSP#    | KEN#     | HOLD     | A20M#     | FLUSH    | # NMI       | IGNNE#                |
| 16 | A4<br>〇  | BLAST#         |          | Vcc       | M/IO#   | Vcc      | Vcc       | Vcc         | BE1#        | Vcc      | Vcc      | RDY#     | Vcc      | BS8#      |          | т <b>do</b> |                       |
| 17 | ADS#     | CLKMU          | L PCHK#  | Vss<br>O  | W/R#    | Vss<br>〇 | Vss<br>〇  | Vss<br>〇    | PCD         | Vss<br>O | Vss<br>〇 | BE3#     | Vss<br>O | BOFF#     | BS16#    | EADS#       | AHOLD                 |
|    | S        | R              | Q        | Р         | N       | м        | L         | к           | J           | н        | G        | F        | Е        | D         | с        | в           | A                     |

Figure 3-1. 168-Pin PGA Package Pin Assignments



| Pin<br>No. | Signal<br>Name |
|------------|----------------|------------|----------------|------------|----------------|------------|----------------|------------|----------------|------------|----------------|
| A1         | D20            | B12        | RPLSET1        | D17        | BOFF#          | J15        | BE2#           | P2         | A29            | R7         | A15            |
| A2         | D22            | B13        | RPLVAL#        | E1         | VSS            | J16        | BE1#           | P3         | A30            | R8         | VCC            |
| A3         | тск            | B14        | RPLSET0        | E2         | VCC            | J17        | PCD            | P15        | HLDA           | R9         | VCC            |
| A4         | D23            | B15        | NMI            | E3         | D10            | K1         | VSS            | P16        | VCC            | R10        | VCC            |
| A5         | DP3            | B16        | TD0            | E15        | HOLD           | K2         | VCC            | P17        | VSS            | R11        | VCC            |
| A6         | D24            | B17        | EADS#          | E16        | VCC            | K3         | D14            | Q1         | A31            | R12        | A11            |
| A7         | VSS            | C1         | D11            | E17        | VSS            | K15        | BE0#           | Q2         | VSS            | R13        | A8             |
| A8         | D29            | C2         | D18            | F1         | DP1            | K16        | VCC            | Q3         | A17            | R14        | VCC            |
| A9         | VSS            | C3         | CLK            | F2         | D8             | K17        | VSS            | Q4         | A19            | R15        | A3             |
| A10        | INVAL          | C4         | VCC            | F3         | D15            | L1         | VSS            | Q5         | A21            | R16        | BLAST#         |
| A11        | VSS            | C5         | VCC            | F15        | KEN#           | L2         | D6             | Q6         | A24            | R17        | CLKMUL         |
| A12        | HITM#          | C6         | D27            | F16        | RDY#           | L3         | D7             | Q7         | A22            | S1         | A27            |
| A13        | SUSPA#         | C7         | D26            | F17        | BE3#           | L15        | PWT            | Q8         | A20            | S2         | A26            |
| A14        | TDI            | C8         | D28            | G1         | VSS            | L16        | VCC            | Q9         | A16            | S3         | A23            |
| A15        | IGNNE#         | C9         | D30            | G2         | VCC            | L17        | VSS            | Q10        | A13            | S4         | VOLDET         |
| A16        | INTR           | C10        | WM_RST         | G3         | D12            | M1         | VSS            | Q11        | A9             | S5         | A14            |
| A17        | AHOLD          | C11        | UP#            | G15        | SUSP#          | M2         | VCC            | Q12        | A5             | S6         | VSS            |
| B1         | D19            | C12        | SMADS#         | G16        | VCC            | М3         | D4             | Q13        | A7             | S7         | A12            |
| B2         | D21            | C13        | TEST           | G17        | VSS            | M15        | D/C#           | Q14        | A2             | S8         | VSS            |
| B3         | VSS            | C14        | FERR#          | H1         | VSS            | M16        | VCC            | Q15        | BREQ           | S9         | VSS            |
| B4         | VSS            | C15        | FLUSH#         | H2         | D3             | M17        | VSS            | Q16        | PLOCK#         | S10        | VSS            |
| B5         | VSS            | C16        | RESET          | НЗ         | DP2            | N1         | D2             | Q17        | PCHK#          | S11        | VSS            |
| B6         | D25            | C17        | BS16#          | H15        | BRDY#          | N2         | D1             | R1         | A28            | S12        | VSS            |
| B7         | VCC            | D1         | D9             | H16        | VCC            | N3         | DP0            | R2         | A25            | S13        | A10            |
| B8         | D31            | D2         | D13            | H17        | VSS            | N15        | LOCK#          | R3         | VCC            | S14        | VSS            |
| B9         | VCC            | D3         | D17            | J1         | NC             | N16        | M/IO#          | R4         | VSS            | S15        | A6             |
| B10        | SMI#           | D15        | A20M#          | J2         | D5             | N17        | W/R#           | R5         | A18            | S16        | A4             |
| B11        | VCC            | D16        | BS8#           | J3         | D16            | P1         | D0             | R6         | VCC            | S17        | ADS#           |

Table 3 - 1. ST486DX2V 168-Pin PGA Package Signal Names Sorted by Pin Number



## 3.2 208 Lead QFP(Quad Flat Package)

The pin assignments for the ST486DX2V 208 lead QFP package are shown in Figure 3-2. The pins are listed by signal name and pin number in Table 3-2.







| Pin | Signal | Pin | Signal  | Pin | Signal  | Pin | Signal | Pin | Signal | Pin | Signal |
|-----|--------|-----|---------|-----|---------|-----|--------|-----|--------|-----|--------|
| 1   | Vss    | 36  | Vss     | 71  | INVAL   | 106 | Vcc    | 141 | D3     | 176 | Vcc    |
| 2   | Vcc    | 37  | M/IO#   | 72  | IGNNE#  | 107 | Vss    | 142 | D2     | 177 | A14    |
| 3   | NC     | 38  | Vcc     | 73  | SUSP#   | 108 | D16    | 143 | D1     | 178 | A13    |
| 4   | PCHK#  | 39  | D/C#    | 74  | D31     | 109 | DP2    | 144 | D0     | 179 | Vcc    |
| 5   | BRDY#  | 40  | PWT     | 75  | D30     | 110 | Vss    | 145 | DP0    | 180 | A12    |
| 6   | BOFF#  | 41  | PCD     | 76  | Vss     | 111 | Vcc    | 146 | Vss    | 181 | Vss    |
| 7   | BS16#  | 42  | Vcc     | 77  | Vcc     | 112 | D15    | 147 | A31    | 182 | A11    |
| 8   | BS8#   | 43  | Vss     | 78  | D29     | 113 | D14    | 148 | A30    | 183 | Vcc    |
| 9   | Vcc    | 44  | Vcc     | 79  | D28     | 114 | Vcc    | 149 | A29    | 184 | Vss    |
| 10  | Vss    | 45  | Vcc     | 80  | Vcc     | 115 | Vss    | 150 | Vcc    | 185 | Vcc    |
| 11  | CLKMUL | 46  | EADS#   | 81  | Vss     | 116 | D13    | 151 | A28    | 186 | A10    |
| 12  | RDY#   | 47  | A20M#   | 82  | Vcc     | 117 | D12    | 152 | A27    | 187 | A9     |
| 13  | KEN#   | 48  | RESET   | 83  | D27     | 118 | D11    | 153 | A26    | 188 | Vcc    |
| 14  | Vcc    | 49  | FLUSH#  | 84  | D26     | 119 | D10    | 154 | A25    | 189 | Vss    |
| 15  | Vss    | 50  | INTR    | 85  | D25     | 120 | Vss    | 155 | Vcc    | 190 | A8     |
| 16  | HOLD   | 51  | NMI     | 86  | Vcc     | 121 | Vcc    | 156 | Vss    | 191 | Vcc    |
| 17  | AHOLD  | 52  | Vss     | 87  | D24     | 122 | Vss    | 157 | Vss    | 192 | A7     |
| 18  | тск    | 53  | Vss     | 88  | Vss     | 123 | D9     | 158 | A24    | 193 | A6     |
| 19  | Vcc    | 54  | Vcc     | 89  | Vcc     | 124 | D8     | 159 | A23    | 194 | UP#    |
| 20  | Vcc    | 55  | Vss     | 90  | DP3     | 125 | DP1    | 160 | A22    | 195 | A5     |
| 21  | Vss    | 56  | Vcc     | 91  | D23     | 126 | D7     | 161 | A21    | 196 | A4     |
| 22  | Vcc    | 57  | Vss     | 92  | D22     | 127 | TEST   | 162 | Vcc    | 197 | A3     |
| 23  | Vcc    | 58  | WM_RST  | 93  | D21     | 128 | Vcc    | 163 | Vcc    | 198 | Vcc    |
| 24  | CLK    | 59  | SMADS#  | 94  | Vss     | 129 | D6     | 164 | A20    | 199 | Vss    |
| 25  | Vcc    | 60  | Vcc     | 95  | Vcc     | 130 | D5     | 165 | A19    | 200 | Vcc    |
| 26  | HLDA   | 61  | Vss     | 96  | RPLSET0 | 131 | Vcc    | 166 | A18    | 201 | Vss    |
| 27  | W/R#   | 62  | Vcc     | 97  | Vss     | 132 | Vss    | 167 | TMS    | 202 | A2     |
| 28  | Vss    | 63  | HITM#   | 98  | Vcc     | 133 | Vcc    | 168 | TDI    | 203 | ADS#   |
| 29  | Vcc    | 64  | RPLSET1 | 99  | D20     | 134 | Vcc    | 169 | Vcc    | 204 | BLAST# |
| 30  | BREQ   | 65  | SMI#    | 100 | D19     | 135 | Vss    | 170 | Vss    | 205 | Vcc    |
| 31  | BE0#   | 66  | FERR#   | 101 | D18     | 136 | Vcc    | 171 | A17    | 206 | PLOCK# |
| 32  | BE1#   | 67  | SUSPA#  | 102 | Vcc     | 137 | Vcc    | 172 | Vcc    | 207 | LOCK#  |
| 33  | BE2#   | 68  | TDO     | 103 | D17     | 138 | Vss    | 173 | A16    | 208 | Vss    |
| 34  | BE3#   | 69  | Vcc     | 104 | Vss     | 139 | Vcc    | 174 | A15    |     |        |
| 35  | Vcc    | 70  | RPLVAL# | 105 | Vss     | 140 | D4     | 175 | Vss    |     |        |

## Table 3-2. ST486DX2V 208 Lead QFP Package Signal Names Sorted by Pin Number



## **Ordering Information.\***

|                                                                                                               | ST<br>⊤ | 486DX | $\frac{4}{1}$ $\frac{1}{1}$ | 2 <u>H</u> S<br> |
|---------------------------------------------------------------------------------------------------------------|---------|-------|-----------------------------|------------------|
| SGS-THOMSON ————————————————————————————————————                                                              |         |       |                             |                  |
| Device Name ————————————————————————————————————                                                              |         |       |                             |                  |
| Clock ratio<br>4 = Clock Tripled<br>2 = Clock Doubled                                                         |         |       |                             |                  |
| Voltage<br>Dash = 5 volts<br>V= 3.45 volts                                                                    |         |       |                             |                  |
| Speed (internal clock frequency)<br>66 = 66 MHz<br>75 = 75 MHz<br>80 = 80 MHz<br>10 = 100 MHz<br>12 = 120 MHz |         |       |                             |                  |
| Package Type<br>H = PGA Package<br>L = PQFP Package<br>P = PPGA Package                                       |         |       |                             |                  |
| Temperature Range<br>S = 0 to 85° C Case Temp                                                                 |         |       |                             | 1724301          |

\* Please contact your nearest SGS-THOMSON sales office to confirm availability of specific valid combinations and to check on newly released combinations.

SGS-THOMSON is a registered trademark of SGS-THOMSON Microelectronics. ST486DX, ST486DX2, and ST486DX4 are trademarks of SGS-THOMSON Microelectronics. Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1995 SGS-THOMSON Microelectronics. All rights reserved.

SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - France - Germany - Hong Kong - Italy - Korea - Malaysia - Malta - Marocco - The Netherlands -Singapore - Spain - Sweden - Switzerland - Taiwan - United Kingdom - U.S.A.

