# 8-bit Proprietary Microcontroller

**CMOS** 

# F<sup>2</sup>MC-8L MB89670R/670AR Series

## MB89673R/673AR/675R/675AR MB89677AR/P677A/PV670A

### **■ OUTLINE**

The MB89670R/670AR series has been developed as a line of proprietary 8-bit, single-chip microcontrollers.

In addition to the F<sup>2</sup>MC\*-8L family CPU core which can operate at low voltage but at high speed, the microcontrollers contain pheripheral functions such as timers, a serial interface, a 10-bit A/D converter, a UART, an 8/16-bit up/down counter/timer, and an external interrupt.

The MB89670R/670AR series is applicable to a wide range of applications from consumer appliances to industrial equipment, including portable devices.

\*: F2MC stands for FUJITSU Flexible Microcontroller.

#### **■ FEATURES**

• F2MC-8L family CPU core

Instruction set optimized for controllers

Multiplication and division instructions 16-bit arithmetic operations Test and branch instructions Bit manipulation instructions, etc.

- High-speed processing at low voltage
- Minimum execution time: 0.4 μs@3.5 V, 0.8 μs@2.7 V, 2.0 μs@2.2 V
- I/O ports: max. 69 channels

(Continued)

### ■ PACKAGE



#### (Continued)

Timers: 9 channels (MB89675AR/677AR/P677A/PV670A: 12 channels)

8-bit PWM timer: 3 channels (MB89675AR/677AR/P677A/PV670A: 6 channels) (also usable as a reload timer or 8-bit PWM timer)

16-bit timer/counter

21-bit timebase timer

8/16-bit timer (8 bits × 2 channels or 16 bits)

8/16-bit up/down counter/timer (8 bits × 2 channels or 16 bits)

• 2-channel serial interfaces

8-bit synchronized serial: 1 channel (Switchable transfer direction allows communication with various equipment.)

UART: 1 channel (internal full-duplex double buffer)

• External interrupts: 8 channels

Eight channels are independent and capable of wake-up from low-power consumption modes (with an edge detection function).

- Buzzer output
- 10-bit A/D converter

Input: 8 channels

• Low-power consumption modes

Stop mode (Oscillation stops to minimize the current consumption.)

Sleep mode (The CPU stops to reduce the current consumption to approx. 1/3 of normal.)

Bus interface function

Including hold and ready functions

### **■ PRODUCT LINEUP**

| Part number                          | MB89673R*1                                                                                                                                                                                                                                                           | MB89673AR                                                                                                                                       | MB89675R*1                 | MB89675AR                        | MB89677AR                                                                                                           | MB89P677A                                                | MB89PV670A                         |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------|--|
| Classification                       |                                                                                                                                                                                                                                                                      |                                                                                                                                                 | s-produced prosk ROM produ |                                  | One-time<br>PROM<br>product (for<br>development)                                                                    | Piggyback/<br>evaluation<br>product (for<br>development) |                                    |  |
| ROM size                             |                                                                                                                                                                                                                                                                      | : 8 bits<br>nask ROM)                                                                                                                           |                            | < 8 bits<br>nask ROM)            |                                                                                                                     | × 8 bits<br>nask ROM)                                    | 48 K × 8 bits<br>(external<br>ROM) |  |
| RAM size                             | 384 ×                                                                                                                                                                                                                                                                | 8 bits                                                                                                                                          | 512×                       | 8 bits                           |                                                                                                                     | 1 K × 8 bits                                             |                                    |  |
| CPU<br>functions                     | Inst<br>Inst<br>Data<br>Min                                                                                                                                                                                                                                          | number of ins<br>ruction bit leng<br>ruction length:<br>a bit length:<br>imum executio<br>rrupt processi                                        | gth:<br>on time:           | 1 to 3<br>1, 8,<br>0.4 μ         | 136<br>8 bits<br>1 to 3 bytes<br>1, 8, 16 bits<br>0.4 μs@10 MHz to 6.4 μs@10 MHz<br>3.6 μs@10 MHz to 57.6 μs@10 MHz |                                                          |                                    |  |
| Ports                                | Output ports (N-channel open-drain): 14 Output ports (CMOS): 8 I/O ports (N-channel open-drain): 7 I/O ports (CMOS): 32                                                                                                                                              |                                                                                                                                                 |                            |                                  | 2 also serve a<br>also serve as<br>also serve as<br>all also serve a<br>also serve as                               | peripherals.)<br>peripherals.)<br>s peripherals.)        |                                    |  |
| Option                               |                                                                                                                                                                                                                                                                      | Specify v                                                                                                                                       | when ordering              | masking                          |                                                                                                                     | Set with<br>EPROM<br>programmer                          | Setting not possible               |  |
| Timebase timer                       |                                                                                                                                                                                                                                                                      | 21 bits                                                                                                                                         | s (0.81 ms, 3.2            | 7 ms, 26.21 n                    | ns, 419 ms@1                                                                                                        | 0 MHz)                                                   |                                    |  |
| 8/16-bit<br>up/down<br>counter/timer |                                                                                                                                                                                                                                                                      | Phase d                                                                                                                                         | Up/do                      | Timer operation<br>wn counter op |                                                                                                                     |                                                          |                                    |  |
| 16-bit<br>timer/counter              |                                                                                                                                                                                                                                                                      | 16                                                                                                                                              |                            | bit timer oper<br>nter operation | ation<br>(edge selectat                                                                                             | ole)                                                     |                                    |  |
| 8/16-bit<br>timer/counter            | 8 bits $\times$ 2 channels or 16 bits $\times$ 1 channel Reload timer operation (toggled output capable) Event counter operation                                                                                                                                     |                                                                                                                                                 |                            |                                  |                                                                                                                     |                                                          |                                    |  |
| 8-bit PWM<br>timer 1, 2              | 8 bits $\times$ 2 channels reload timer operation (toggled output capable) 8 bits $\times$ 2 channels PWM operation (four frequencies fixed) 8 bits $\times$ 1 channel PPG operation (variable frequency) Capable of output switching between 2 channels in any mode |                                                                                                                                                 |                            |                                  |                                                                                                                     |                                                          |                                    |  |
| 8-bit PWM<br>timer 3, 4, 5, 6        | 8-bit reload timer operation (toggled output capable) 8-bit PWM operation (four frequencies fixed) Capable of output switching between 2 channels in any mode                                                                                                        |                                                                                                                                                 |                            |                                  |                                                                                                                     |                                                          |                                    |  |
| 8-bit serial I/O                     |                                                                                                                                                                                                                                                                      | 8 bits  LSB first/MSB first selectable  One clock selectable from four transfer clocks  (one external shift clock, three internal shift clocks) |                            |                                  |                                                                                                                     |                                                          |                                    |  |

### (Continued)

| Part number                  |                                                                                                                                                                                                 | MB89673AR | MB89675R*1 | MB89675AR | MB89677AR | MB89P677A | MB89PV670A         |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|-----------|-----------|-----------|--------------------|
| UART                         | Variable data length (7 or 8 bits) On-chip baud rate generator Error detection function On-chip full-duplex double buffer NRZ transfer format CLK synchrnous/asynchronous data transfer capable |           |            |           |           |           |                    |
| 10-bit A/D<br>converter      | 10 bits × 8 channels                                                                                                                                                                            |           |            |           |           |           |                    |
| External interrupt           | 8 channels (Rising edge/falling edge)                                                                                                                                                           |           |            |           |           |           |                    |
| Power<br>supply<br>voltage*2 | 2.2 V to 6.0 V 2.7 V to 6.0 V                                                                                                                                                                   |           |            |           |           |           |                    |
| EPROM for use                | MBM27C512<br>-20TV                                                                                                                                                                              |           |            |           |           |           | MBM27C512<br>-20TV |

<sup>\*1: 8-</sup>bit PWM timer 4, 5, and 6 are not provided for the MB89673R/MB89675R.

### ■ PACKAGE AND CORRESPONDING PRODUCTS

| Package     | MB89673R<br>MB89675R | MB89673AR<br>MB89675AR<br>MB89677AR | MB89P677A | MB89PV670A |
|-------------|----------------------|-------------------------------------|-----------|------------|
| FPT-80P-M06 | 0                    | 0                                   | 0         | ×          |
| FPT-80P-M11 | 0                    | 0                                   | 0         | ×*         |
| MQP-80C-P01 | ×                    | ×                                   | ×         | 0          |

<sup>○ :</sup> Available × : Not available

Inquiry: Sun Hayato Co., Ltd.: TEL: (81)-3-3986-0403

FAX: (81)-3-5396-9106

Note: For more information about each package, see section "■ Package Dimensions."

<sup>\*2:</sup> The minimum operating voltage varies with the operating frequency, the function, and the connected ICE.

<sup>\*:</sup> Lead pitch converter sockets (manufacturer: Sun Hayato Co., Ltd.) are available 80QF-80QF2-8L-UP

<sup>+ (</sup>MQP-80C-P01 or FPT-80P-M06)  $\rightarrow$  for conversion to FPT-80P-M11 80QF-80QF2-8L-DWN

#### **■ DIFFERENCES AMONG PRODUCTS**

#### 1. Memory Size

Before evaluating using the piggyback product, make sure of its differences from the product that will actually be used. Take particular care on the following points:

• On the MB89P677A, the program area starts from address 8007H, while on the MB89677AR and MB89PV670A starts from 8000H.

(On the MB89P677A, the option setting data can be read by reading the addresses "8000H" to "8006H", while on the MB89677AR and MB89PV670A, addresses 8000H to 8006H could also be used as a program ROM. However, do not use these addresses in order to maintain compatibility of the MB89P677A.)

- The stack area, etc., is set at the upper limit of the RAM.
- The external area is used.

### 2. Current Consumption

- In the case of the MB89PV670A, add the current consumed by the EPROM which is connected to the top socket.
- When operated at low speed, the product with an OTPROM (one-time PROM) or an EPROM will consume more current than the product with a mask ROM.

However, the current consumption in sleep/stop modes is the same. (For more information, see sections "■ Electrical Characteristics" and "■ Example Characteristics.")

### 3. Mask Options

Functions that can be selected as options and how to designate these options vary by the product.

Before using options check section "Mask Options."

Take particular care on the following point:

• Options are fixed on the MB89PV670A.

#### 4. Differences between the MB89670/670A and MB89670R/670AR Series

Memory access area

Memory access area of both the MB89677A and MB89677AR is the same.

The access are of the MB89673 is different from that of the MB89673R and MB89673AR respectively in the external bus mode. See below.

| Address        | Memory area   |                   |  |  |  |
|----------------|---------------|-------------------|--|--|--|
| Address        | MB89673       | MB89673R/673AR    |  |  |  |
| 0000н to 007Fн | I/O area      | I/O area          |  |  |  |
| 0080н to 01FFн | RAM area      | RAM area          |  |  |  |
| 0200н to 027Fн |               | Access prohibited |  |  |  |
| 0280н to BFFFн | External area | External area     |  |  |  |
| C000н to DFFFн |               | Access prohibited |  |  |  |
| E000н to FFFFн | ROM area      | ROM area          |  |  |  |

- Electrical specifications/characteristics
   Electrical specifications/characteristics of the MB89673R/673AR/677AR are the same with that of the MB89670/670A series.
- The other specifications

  Both the MB89673R/673AR/677AR and the MB89670/670A series are the same.

# ■ CORRESPONDENCE BETWEEN THE MB89670/670A SERIES AND MB89670R/670AR SERIES

- The MB89670R/670AR series is the reduction version of the MB89670/670A series.
- The MB89670/670A and MB89670R/670AR sereis consist of the following products:

| MB89670/<br>670A series   | MB89673  | _         | _        | _         | MB89677A | MB80P6774   | MB89PV670A    |
|---------------------------|----------|-----------|----------|-----------|----------|-------------|---------------|
| MB89670R/<br>670AR series | MB89673R | MB89673AR | MB89675R | MB89675AR |          | WIDOSI OTTA | IVIDOSI VOTOA |

Differences between the MB89670A/670AR series and MB89670/670R series
 8-bit PWM timer 4, 5, and 6 is not provided for the MB89670/670R series.
 See the table below for the provided 8-bit PWM timer and the corresponding pin for the MB89670A/670AR series and MB89670/670R series.

| Function          | Pin name for MB89670A/670AR series | Pin name for MB89670/670R series |
|-------------------|------------------------------------|----------------------------------|
| 8-bit PWM timer 1 | P40/PWM00                          | P40/PWM00, P41/PWM01             |
| 8-bit PWM timer 2 | P42/PWM10/BZ2                      | P42/PWM10/BZ2, P43/PWM11         |
| 8-bit PWM timer 3 | P30/PWM20                          | P30/PWM20, P31/PWM21             |
| 8-bit PWM timer 4 | P31/PWM21                          | _                                |
| 8-bit PWM timer 5 | P41/PWM01                          | _                                |
| 8-bit PWM timer 6 | P43/PWM11                          | _                                |

#### **■ PIN ASSIGNMENT**





### • Pin assignment on package top (MB89PV670A only)

| Pin no. | Pin name           |
|---------|----------|---------|----------|---------|----------|---------|--------------------|
| 81      | N.C.     | 89      | A2       | 97      | N.C.     | 105     | OE/V <sub>PP</sub> |
| 82      | A15      | 90      | A1       | 98      | 04       | 106     | N.C.               |
| 83      | A12      | 91      | A0       | 99      | O5       | 107     | A11                |
| 84      | A7       | 92      | N.C.     | 100     | O6       | 108     | A9                 |
| 85      | A6       | 93      | 01       | 101     | 07       | 109     | A8                 |
| 86      | A5       | 94      | O2       | 102     | O8       | 110     | A13                |
| 87      | A4       | 95      | O3       | 103     | CE       | 111     | A14                |
| 88      | А3       | 96      | Vss      | 104     | A10      | 112     | Vcc                |

N.C.: Internally connected. Do not use.

### **■ PIN DESCRIPTION**

| Pin no.  |                 |                       | Circuit         |                                                                                                                                                                                                                                 |
|----------|-----------------|-----------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LQFP*1   | QFP*2<br>MQFP*3 | Pin name              | Circuit<br>type | Function                                                                                                                                                                                                                        |
| 11       | 13              | X0                    | А               | Clock oscillator pins                                                                                                                                                                                                           |
| 12       | 14              | X1                    |                 |                                                                                                                                                                                                                                 |
| 9        | 11              | MOD0                  | В               | Operating mode selection pins                                                                                                                                                                                                   |
| 10       | 12              | MOD1                  |                 | Connect directly to Vcc or Vss.                                                                                                                                                                                                 |
| 14       | 16              | RST                   | С               | Reset I/O pin This pin is of a N-ch open-drain output type with pull-up resistor and a hysteresis input type. "L" is output from this pin by an internal reset source. The internal circuit is initialized by the input of "L". |
| 38 to 31 | 40 to 33        | P00/AD0 to<br>P07/AD7 | D               | General-purpose I/O ports When an external bus is used, these ports function as multiplex pins of lower address output and data I/O.                                                                                            |
| 30 to 23 | 32 to 25        | P10/A08 to<br>P17/A15 | D               | General-purpose I/O ports When an external bus is used, these ports function as upper address output pins.                                                                                                                      |
| 22       | 24              | P20/BUFC              | F               | General-purpose output port When an external bus is used, this port can also be used as a buffer control output by setting the BCTR.                                                                                            |
| 21       | 23              | P21/HAK               | F               | General-purpose output port When an external bus is used, this port can also be used as a hold acknowledge output by setting the BCTR.                                                                                          |
| 20       | 22              | P22/HRQ               | D               | General-purpose output port When an external bus is used, this port can also be used as a hold request input by setting the BCTR.                                                                                               |
| 19       | 21              | P23/RDY               | D               | General-purpose output port When an external bus is used, this port functions as a ready input.                                                                                                                                 |
| 18       | 20              | P24/CLK               | F               | General-purpose output port When an external bus is used, this port functions as a clock output.                                                                                                                                |
| 17       | 19              | P25/WR                | F               | General-purpose output port When an external bus is used, this port functions as a write signal output.                                                                                                                         |
| 16       | 18              | P26/RD                | F               | General-purpose output port When an external bus is used, this port functions as a read signal output.                                                                                                                          |
| 15       | 17              | P27/ALE               | F               | General-purpose output port When an external bus is used, this port functions as an address latch signal output.                                                                                                                |

\*1: FPT-80P-M11

\*2: FPT-80P-M06

\*3: MQP-80C-P01

| Pin no. |                 | Ciro.:i4          |                 |                                                                                                    |  |  |
|---------|-----------------|-------------------|-----------------|----------------------------------------------------------------------------------------------------|--|--|
| LQFP*1  | QFP*2<br>MQFP*3 | Pin name          | Circuit<br>type | Function                                                                                           |  |  |
| 46      | 48              | P30/PWM20         | D               | General-purpose I/O port Also serves as the PWM20 output for the 8-bit PWM timer.                  |  |  |
| 45      | 47              | P31/PWM21         | D               | General-purpose I/O port Also serves as the PWM21 output for the 8-bit PWM timer.                  |  |  |
| 44      | 46              | P32/UDZ1          | Е               | General-purpose I/O port Also serves as the Z-phase input for the 8/16-bit up/down counter/timer.  |  |  |
| 43      | 45              | P33/UDB1          | Е               | General-purpose I/O port Also serves as the B-phase input for the 8/16-bit up/down counter/timer.  |  |  |
| 42      | 44              | P34/UDA1          | E               | General-purpose I/O ports Also serves as the A-phase input for the 8/16-bit up/down counter/timer. |  |  |
| 41      | 43              | P35/UDZ2          | E               | General-purpose I/O port Also serves as the Z-phase input for the 8/16-bit up/down counter/timer.  |  |  |
| 40      | 42              | P36/UDB2          | E               | General-purpose I/O port Also serves as the B-phase input for the 8/16-bit up/down counter/timer.  |  |  |
| 39      | 41              | P37/UDA2          | E               | General-purpose I/O port Also serves as the A-phase input for the 8/16-bit up/down counter/timer.  |  |  |
| 55      | 57              | P40/PWM00         | D               | General-purpose I/O port Also serves as the PWM00 output for the 8-bit PWM timer.                  |  |  |
| 54      | 56              | P41/PWM01         | D               | General-purpose I/O port Also serves as the PWM01 output for the 8-bit PWM timer.                  |  |  |
| 52      | 54              | P42/PWM10/<br>BZ2 | D               | General-purpose I/O port Also serves as the PWM10 and the BZ2 output for the 8-bit PWM timer.      |  |  |
| 51      | 53              | P43/PWM11         | D               | General-purpose I/O port<br>Also serves as the PWM11 output for the 8-bit PWM<br>timer.            |  |  |
| 50      | 52              | P44/TCI           | E               | General-purpose I/O port Also serves as the TCI input for the 8/16-bit timer/counter.              |  |  |
| 49      | 51              | P45/TCO1          | D               | General-purpose I/O port Also serves as the TCO1 output for the 8/16-bit timer/counter.            |  |  |
| 48      | 50              | P46/TCO2          | D               | General-purpose I/O port Also serves as the TCO2 output for the 8/16-bit timer/counter.            |  |  |

\*1: FPT-80P-M11

<sup>\*2:</sup> FPT-80P-M06

<sup>\*3:</sup> MQP-80C-P01

### (Continued)

| Pin                  | no.                   | Din name Circui            |      |                                                                                                                                                                                                                 |
|----------------------|-----------------------|----------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LQFP*1               | QFP*2<br>MQFP*3       | Pin name                   | type | Function                                                                                                                                                                                                        |
| 47                   | 49                    | P47/EC                     | Е    | General-purpose I/O port Also serves as the input for the16-bit timer/counter. The EC input is of a hysteresis input type.                                                                                      |
| 74 to 67             | 76 to 69              | P50/AN0 to<br>P57/AN7      | I    | N-ch open-drain output ports Also serve as the analog inputs for the 10-bit A/D converter.                                                                                                                      |
| 66                   | 68                    | P60/INT0/<br>ADST          | J    | General-purpose input port The software pull-up resistor is provided. Also serves as an external interrupt input (INT0) and an 10-bit A/D converter external start-up. This port is of a hysteresis input type. |
| 65 to 59             | 67 to 61              | P61/INT1 to<br>P67/INT7    | J    | General-purpose input ports A software pull-up resistor is provided. Also serve as external interrupt inputs (INT1 to INT7). These ports are of a hysteresis input type.                                        |
| 4                    | 6                     | P70/BZ1                    | G    | N-ch open-drain I/O port<br>Also serves as a buzzer output.                                                                                                                                                     |
| 3                    | 5                     | P71/UCK                    | K    | N-ch open-drain I/O port<br>Also serves as a UART clock I/O (UCK), switchable to<br>CMOS.                                                                                                                       |
| 2                    | 4                     | P72/UO                     | K    | N-ch open-drain I/O port<br>Also serves as a UART data output (UO), switchable to<br>CMOS.                                                                                                                      |
| 1                    | 3                     | P73/UI                     | G    | N-ch open-drain I/O port<br>Also serves as a UART data input (UI).                                                                                                                                              |
| 80                   | 2                     | P74/SCK                    | K    | N-ch open-drain I/O port<br>Also serves as the clock I/O (SCK) for the 8-bit serial I/O,<br>switchable to CMOS.                                                                                                 |
| 79                   | 1                     | P75/SO                     | K    | N-ch open-drain I/O port<br>Also serves as the data output (SO) for the 8-bit serial<br>I/O, switchable to CMOS.                                                                                                |
| 78                   | 80                    | P76/SI                     | G    | N-ch open-drain I/O port<br>Also serves as the data input (SI) for the 8-bit serial I/O.                                                                                                                        |
| 8 to 5,<br>57,<br>58 | 10 to 7,<br>59,<br>60 | P80 to P83,<br>P85,<br>P84 | Н    | N-ch open-drain output ports                                                                                                                                                                                    |
| 53                   | 55                    | Vcc                        | _    | Power supply pin                                                                                                                                                                                                |
| 13,<br>56            | 15,<br>58             | Vss                        | _    | Power supply (GND) pin                                                                                                                                                                                          |
| 75                   | 77                    | AVcc                       | _    | A/D converter power supply pin Use this pin at the same voltage as Vcc.                                                                                                                                         |
| 76                   | 78                    | AVR                        | _    | A/D converter reference voltage input pin                                                                                                                                                                       |
| 77                   | 79                    | AVss                       | _    | A/D converter power supply pin Use this pin at the same voltage as Vss.                                                                                                                                         |

\*1: FPT-80P-M11

\*2: FPT-80P-M06

\*3: MQP-80C-P01

### • External EPROM pins (MB89PV670A only)

| Pin no.                                            | Pin name                                             | I/O | Function                                              |
|----------------------------------------------------|------------------------------------------------------|-----|-------------------------------------------------------|
| 82<br>83<br>84<br>85<br>86<br>87<br>88<br>89<br>90 | A15<br>A12<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1 | O   | Address output pins                                   |
| 93<br>94<br>95                                     | O1<br>O2<br>O3                                       | I   | Data input pins                                       |
| 96                                                 | Vss                                                  | 0   | Power supply (GND) pin                                |
| 98<br>99<br>100<br>101<br>102                      | O4<br>O5<br>O6<br>O7<br>O8                           | ı   | Data input pins                                       |
| 103                                                | CE                                                   | 0   | ROM chip enable pin<br>Outputs "H" during standby.    |
| 104                                                | A10                                                  | 0   | Address output pin                                    |
| 105                                                | OE/Vpp                                               | 0   | ROM output enable pin<br>Outputs "L" at all times.    |
| 107<br>108<br>109                                  | A11<br>A9<br>A8                                      | 0   | Address output pins                                   |
| 110                                                | A13                                                  | 0   |                                                       |
| 111                                                | A14                                                  | 0   |                                                       |
| 112                                                | Vcc                                                  | 0   |                                                       |
| 81<br>92<br>97<br>106                              | N.C.                                                 | _   | Internally connected pins Be sure to leave them open. |

### ■ I/O CIRCUIT TYPE

| Туре | Circuit                                                                                                                                | Remarks                                                                                                                                |
|------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| A    | X1<br>X0<br>X0<br>X0<br>X1<br>X0<br>X1<br>X0<br>X1<br>X0<br>X1<br>X1<br>X1<br>X1<br>X1<br>X1<br>X1<br>X1<br>X1<br>X1<br>X1<br>X1<br>X1 | <ul> <li>Crystal or ceramic oscillation type</li> <li>Oscillation feedback resistor of approximately</li> <li>1 MΩ at 5.0 V</li> </ul> |
| В    |                                                                                                                                        |                                                                                                                                        |
| С    | R P-ch                                                                                                                                 | <ul> <li>Output pull-up resistor (P-ch) of approximately 50 kΩ at 5.0 V</li> <li>Hysteresis input</li> </ul>                           |
| D    | P-ch<br>N-ch                                                                                                                           | CMOS output     CMOS inout  Pull-up resistor optional (except P22 and P23)                                                             |
| E    | P-ch<br>N-ch<br>Peripheral                                                                                                             | <ul> <li>CMOS output</li> <li>CMOS input</li> <li>The peripheral is of a hysteresis input type.</li> </ul> Pull-up resistor optional   |



#### **■ HANDLING DEVICES**

### 1. Preventing Latchup

Latchup may occur on CMOS ICs if voltage higher than Vcc or lower than Vss is applied to input and output pins other than medium- and high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in section "■ Electrical Characteristics" is applied between Vcc and Vss.

When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings.

Also, take care to prevent the analog power supply (AVcc and AVR) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off.

### 2. Treatment of Unused Input Pins

Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor.

### 3. Treatment of Power Supply Pins on Microcontrollers with A/D and D/A Converters

Connect to be AVcc = DAVC = Vcc and AVss = AVR = Vss even if the A/D and D/A converters are not in use.

#### 4. Treatment of N.C. Pins

Be sure to leave (internally connected) N.C. pins open.

### 5. Power Supply Voltage Fluctuations

Although Vcc power supply voltage is assured to operate within the rated range, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that Vcc ripple fluctuations (P-P value) will be less than 10% of the standard Vcc value at the commercial frequency (50 Hz to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched.

#### 6. Precautions when Using an External Clock

When an external clock is used, oscillation stabilization time is required even for power-on reset (optional) and wake-up from stop mode.

### ■ PROGRAMMING TO THE EPROM ON THE MB89P677A

The MB89P677A is an OTPROM version of the MB89670R/670AR series.

#### 1. Features

- 32-Kbyte PROM on chip
- Options can be set using the EPROM programmer.
- Equivalency to the MBM27C256A in the EPROM mode (when programmed with the EPROM programmer)

### 2. Memory Space

Memory space in the EPROM mode is diagrammed below.



### 3. Programming to the EPROM

In EPROM mode, the MB89P677A functions equivalent to the MBM27C256A. This allows the PROM to be programmed with a general-purpose EPROM programmer (the electronic signature mode cannot be used) by using the dedicated socket adapter.

#### Programming procedure

- (1) Set the EPROM programmer to the MBM27C256A.
- (2) Load program data into the EPROM programmer at 0007H to 7FFFH (note that addresses 8007H to FFFFH while operating as a single chip assign to 0007H to 7FFFH in the EPROM mode).

  Load option data into addresses 0000H to 0006H of the EPROM programmer. (For information about each corresponding option, see "7. Setting OTPROM Options.")
- (3) Program with the EPROM programmer.

### 4. Recommended Screening Conditions

High-temperature aging is recommended as the pre-assembly screening procedure for a product with a blanked OTPROM microcomputer program.



#### 5. Programming Yield

Due to the nature of the blanked OTPROM microcomputer, bit programming test can't be conducted as Fujitsu's shipping test. Therefore a programming yield of 100% cannot be assured at all times.

#### 6. EPROM Programmer Socket Adapter

| Part number                                       | MB89P677APF       | MB89P677PFM       |
|---------------------------------------------------|-------------------|-------------------|
| Package                                           | QFP-80            | QFP-80            |
| Compatible socket adapter<br>Sun Hayato Co., Ltd. | ROM-80QF-28DP-8L2 | ROM-80QF2-28DP-8L |

Inquiry: Sun Hayato Co., Ltd.: TEL: (81)-3-3986-0403

FAX: (81)-3-5396-9106

Note: Depending on the EPROM programmer, inserting a capacitor of about 0.1  $\mu$ F between V<sub>PP</sub> and V<sub>SS</sub> or V<sub>CC</sub> and V<sub>SS</sub> can stabilize programming operations.

### 7. Setting OTPROM Options

The programming procedure is the same as that for the PROM.

Options can be set by programming values at the addresses shown on the memory map. The relationship between bits and options is shown on the following bit map:

### • OTPROM option bit map

| Address | Bit 7                             | Bit 6                             | Bit 5                             | Bit 4                             | Bit 3                                | Bit 2                             | Bit 1                                             | Bit 0                                              |  |
|---------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|--------------------------------------|-----------------------------------|---------------------------------------------------|----------------------------------------------------|--|
|         | Vacancy                           | Vacancy                           | Vacancy                           | Vacancy                           | Reset pin                            | Power-on                          | Oscillation stabilization time                    |                                                    |  |
| 0000н   | Readable                          | Readable                          | Readable                          | Readable                          | output<br>1: Yes<br>0: No            | reset<br>1: Yes<br>0: No          | 00: 2 <sup>4</sup> /Fc<br>10: 2 <sup>17</sup> /Fc | 01: 2 <sup>14</sup> /Fc<br>11: 2 <sup>18</sup> /Fc |  |
| 0001н   | P17<br>Pull-up<br>1: No<br>0: Yes | P16<br>Pull-up<br>1: No<br>0: Yes | P15<br>Pull-up<br>1: No<br>0: Yes | P14<br>Pull-up<br>1: No<br>0: Yes | P13<br>Pull-up<br>1: No<br>0: Yes    | ıll-up Pull-up<br>No 1: No        |                                                   | P10<br>Pull-up<br>1: No<br>0: Yes                  |  |
| 0002н   | P37<br>Pull-up<br>1: No<br>0: Yes | P36<br>Pull-up<br>1: No<br>0: Yes | P35<br>Pull-up<br>1: No<br>0: Yes | P34<br>Pull-up<br>1: No<br>0: Yes | P33<br>Pull-up<br>1: No<br>0: Yes    | Pull-up<br>: No 1: No             |                                                   | P30<br>Pull-up<br>1: No<br>0: Yes                  |  |
| 0003н   | P47<br>Pull-up<br>1: No<br>0: Yes | P46<br>Pull-up<br>1: No<br>0: Yes | P45<br>Pull-up<br>1: No<br>0: Yes | P44<br>Pull-up<br>1: No<br>0: Yes | P43<br>Pull-up<br>1: No<br>0: Yes    | l-up Pull-up<br>No 1: No          |                                                   | P40<br>Pull-up<br>1: No<br>0: Yes                  |  |
| 0004н   | Vacancy<br>Readable               | Vacancy<br>Readable               | Vacancy<br>Readable               | Vacancy<br>Readable               | Vacancy<br>Readable                  | Vacancy<br>Readable               | Vacancy<br>Readable                               | Vacancy<br>Readable                                |  |
| 0005н   | Vacancy<br>Readable               | Vacancy<br>Readable               | Vacancy<br>Readable               | P74<br>Pull-up<br>1: No<br>0: Yes | P73<br>Pull-up<br>1: No<br>0: Yes    | P72<br>Pull-up<br>1: No<br>0: Yes | P71<br>Pull-up<br>1: No<br>0: Yes                 | P70<br>Pull-up<br>1: No<br>0: Yes                  |  |
| 0006н   | Vacancy<br>Readable               | Vacancy<br>Readable               | Vacancy<br>Readable               | Vacancy<br>Readable               | P04 to P07<br>Pull-up<br>1: No 1: No |                                   | P76<br>Pull-up<br>1: No<br>0: Yes                 | P75<br>Pull-up<br>1: No<br>0: Yes                  |  |

Notes: • Each bit is set to "1" as the initialized value.

• Do not write "0" to the vacant bit.

The read value of the vacant bit is "1", unless "0" is written to it.

#### ■ PROGRAMMING TO THE EPROM WITH PIGGYBACK/EVALUATION DEVICE

#### 1. EPROM for Use

MBM27C512-20TV

### 2. Programming Socket Adapter

To program to the PROM using an EPROM programmer, use the socket adapter (manufacturer: Sun Hayato Co., Ltd.) listed below.

| Package           | Adapter socket part number |  |  |  |  |  |
|-------------------|----------------------------|--|--|--|--|--|
| LCC-32(Rectangle) | ROM-32LC-28DP-YG           |  |  |  |  |  |

Inquiry: Sun Hayato Co., Ltd.: TEL: (81)-3-3986-0403

FAX: (81)-3-5396-9106

### 3. Memory Space

Memory space in each mode is diagrammed below.



### 4. Programming to the EPROM

- (1) Set the EPROM programmer to the MBM27C512.
- (2) Load program data into the EPROM programmer at 4000<sub>H</sub> to FFFF<sub>H</sub>.
- (3) Program to 4000H to FFFFH with the EPROM programmer.

#### **■ BLOCK DIAGRAM**

### 1. Block Diagram of MB89673R/89675R



### 2. Block Diagram of MB89673AR /89675AR/89677AR/89P677A/89PV670A



#### **■ CPU CORE**

### 1. Memory Space

The microcontrollers of the MB89670R/670AR series offer 64 Kbytes of memory for storing all of I/O, data, and program areas. The I/O area is allocated at the lowest address. The data area is allocated immediately above the I/O area. The data area can be divided into register, stack, and direct areas according to the application. The program area is allocated from exactly the opposite end of I/O area, that is, near the highest address. The tables of interrupt reset vectors and vector call instructions are allocated from the highest address within the program area. The memory space of the MB89670R/670AR series is structured as illustrated below.



<sup>\*:</sup> Since addresses 8000H to 8006H for the MB89P677A comprise an option area, pay attention to use this area for the other products in this series.

### 2. Registers

The F<sup>2</sup>MC-8L family has two types of registers; dedicated hardware registers in the CPU and general-purpose registers in the memory. The following dedicated registers are provided:

Program counter (PC): A 16-bit register for indicating the instruction storage positions

Accumulator (A): A 16-bit temporary register for storing arithmetic operations, etc. When the

instruction is an 8-bit data processing instruction, the lower byte is used.

Temporary accumulator (T): A 16-bit register which performs arithmetic operations with the accumulator

When the instruction is an 8-bit data processing instruction, the lower byte is used.

Index register (IX): A 16-bit register for index modification

Extra pointer (EP): A 16-bit pointer for indicating a memory address

Stack pointer (SP): A 16-bit register for indicating a stack area

Program status (PS): A 16-bit register for storing a register pointer, a condition code



The PS can further be divided into higher 8 bits for use as a register bank pointer (RP) and the lower 8 bits for use as a condition code register (CCR). (See the diagram below.)



The RP indicates the address of the register bank currently in use. The relationship between the pointer contents and the actual address is based on the conversion rule illustrated below.

### • Rule for Conversion of Actual Addresses of the General-purpose Register Area



The CCR consists of bits indicating the results of arithmetic operations and the contents of transfer data and bits for control of CPU operations at the time of an interrupt.

H-flag: Set to '1' when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Cleared to '0' otherwise. This flag is for decimal adjustment instructions.

I-flag: Interrupt is enabled when this flag is set to '1'. Interrupt is disabled when the flag is cleared to '0'. Cleared to '0' at the reset.

IL1, IL0: Indicates the level of the interrupt currently allowed. Processes an interrupt only if its request level is higher than the value indicated by this bit.

| IL1 | IL0 | Interrupt level | High-low |
|-----|-----|-----------------|----------|
| 0   | 0   | 1               | High     |
| 0   | 1   | l               | <b>†</b> |
| 1   | 0   | 2               |          |
| 1   | 1   | 3               | Low      |

N-flag: Set to '1' if the MSB becomes '1' as the result of an arithmetic operation. Cleared to '0' when the bit is cleared to '0'.

Z-flag: Set to '1' when an arithmetic operation results in 0. Cleared to '0' otherwise.

V-flag: Set to '1' if the complement on 2 overflows as a result of an arithmetic operation. Cleared to '0' if the overflow does not occur.

C-flag: Set to '1' when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Cleared to '0' otherwise. Set to the shift-out value in the case of a shift instruction.

The following general-purpose registers are provided:

General-purpose registers: An 8-bit register for storing data

The general-purpose registers are of 8 bits each and allocated in the register banks of the memory. One bank contains eight registers and up to 32 banks can be used on every product of the MB89670R/670AR series. The bank currently in use is indicated by the register bank pointer (RP).



### ■ I/O MAP

| Address    | Read/Write | Register abbreviation    | Register name                        |  |
|------------|------------|--------------------------|--------------------------------------|--|
| 00н        | (R/W)      | PDR0                     | Port 0 data register                 |  |
| 01н        | (W)        | DDR0                     | Port 0 data direction register       |  |
| 02н        | (R/W)      | PDR1                     | Port 1 data register                 |  |
| 03н        | (W)        | DDR1                     | Port 1 data direction register       |  |
| 04н        | (R/W)      | PDR2                     | Port 2 data register                 |  |
| 05н        | (W)        | BCTR                     | External bus pin control register    |  |
| 06н        |            | (Va                      | cancy)                               |  |
| 07н        | (R/W)      | SYCC                     | System clock control register        |  |
| 08н        | (R/W)      | STBC                     | Standby control register             |  |
| 09н        | (R/W)      | WDTC                     | Watchdog timer control register      |  |
| 0Ан        | (R/W)      | TBTC                     | Timebase timer control register      |  |
| 0Вн        |            | (Va                      | cancy)                               |  |
| 0Сн        | (R/W)      | PDR3                     | Port 3 data register                 |  |
| 0Dн        | (W)        | DDR3                     | Port 3 data direction register       |  |
| 0Ен        | (R/W)      | PDR4                     | Port 4 data register                 |  |
| 0Fн        | (W)        | DDR4                     | Port 4 data direction register       |  |
| 10н        | (R/W)      | PDR5                     | Port 5 data register                 |  |
| 11н        | (R)        | PDR6                     | Port 6 data register                 |  |
| 12н        | (R/W)      | PPCR                     | Port 6 pull-up control register      |  |
| 13н        | (R/W)      | PDR7                     | Port 7 data register                 |  |
| 14н        | (R/W)      | PDR8                     | Port 8 data/port 7 swiching register |  |
| 15н        | (R/W)      | BZCR                     | Buzzer register                      |  |
| 16н        | (R/W)      | CNTR #3                  | PWM control register #3              |  |
| 17н        | (R/W)      | COMP #3                  | PWM compare register #3              |  |
| 18н        | (R/W)      | TMCR                     | 16-bit timer control register        |  |
| 19н        | (R/W)      | TCHR                     | 16-bit timer count register (H)      |  |
| 1Ан        | (R/W)      | TCLR                     | 16-bit timer count register (L)      |  |
| 1Вн        |            | (Vacancy)                |                                      |  |
| 1Сн        | (R/W)      | SMR                      | Serial mode register                 |  |
| 1Dн        | (R/W)      | SDR Serial data register |                                      |  |
| 1Ен to 1Fн |            | (Va                      | cancy)                               |  |

| Address    | Read/Write | Register abbreviation                   | Register name                                          |  |  |
|------------|------------|-----------------------------------------|--------------------------------------------------------|--|--|
| 20н        | (R/W)      | ADC1                                    | A/D converter control register 1                       |  |  |
| 21н        | (R/W)      | ADC2                                    | A/D converter control register 2                       |  |  |
| 22н        | (R/W)      | ADCH                                    | A/D converter data register H                          |  |  |
| 23н        | (R/W)      | ADCL                                    | A/D converter data register L                          |  |  |
| 24н        | (R/W)      | T2CR                                    | Timer 2 control register                               |  |  |
| 25н        | (R/W)      | T1CR                                    | Timer 1 control register                               |  |  |
| 26н        | (R/W)      | T2DR                                    | Timer 2 data register                                  |  |  |
| 27н        | (R/W)      | T1DR                                    | Timer 1 data register                                  |  |  |
| 28н        | (R/W)      | CNTR1                                   | PWM 1 control register                                 |  |  |
| 29н        | (R/W)      | CNTR2                                   | PWM 2 control register                                 |  |  |
| 2Ан        | (R/W)      | CNTR3                                   | PWM 3 control register                                 |  |  |
| 2Вн        | (W)        | COMR2                                   | PWM 2 compare register                                 |  |  |
| 2Сн        | (W)        | COMR1                                   | PWM 1 compare register                                 |  |  |
| 2Dн to 2Fн | (Vacancy)  |                                         |                                                        |  |  |
| 30н        | (R)<br>(W) | UDCR1<br>RCR1                           | Up/down counter register 1<br>Reload compare register1 |  |  |
| 31н        | (R)<br>(W) | UDCR2<br>RCR2                           | Up/down counter register 2<br>Reload compare register2 |  |  |
| 32н        | (R/W)      | CCRA1                                   | Counter control register A1                            |  |  |
| 33н        | (R/W)      | CCRA2                                   | Counter control register A2                            |  |  |
| 34н        | (R/W)      | CCRB1                                   | Counter control register B1                            |  |  |
| 35н        | (R/W)      | CCRB2                                   | Counter control register B2                            |  |  |
| 36н        | (R/W)      | CSR1                                    | Counter status register 1                              |  |  |
| 37н        | (R/W)      | CSR2                                    | Counter status register 2                              |  |  |
| 38н        | (R/W)      | EIC1                                    | External interrupt 1 control register 1                |  |  |
| 39н        | (R/W)      | EIC2                                    | External interrupt 1 control register 2                |  |  |
| ЗАн        | (R/W)      | EIE2                                    | External interrupt 2 control register                  |  |  |
| 3Вн        | (R/W)      | EIF2 External interrupt 2 flag register |                                                        |  |  |
| 3Сн to 3Fн |            | (Va                                     | ıcancy)                                                |  |  |

### (Continued)

| Address           | Read/Write | Register abbreviation                   | Register name                                                |  |  |  |
|-------------------|------------|-----------------------------------------|--------------------------------------------------------------|--|--|--|
| 40н               | (R/W)      | USMR                                    | UART serial mode register                                    |  |  |  |
| 41н               | (R/W)      | USCR                                    | UART serial rate control register                            |  |  |  |
| 42н               | (R/W)      | USTR                                    | UART status register                                         |  |  |  |
| 43н               | (R)<br>(W) | RXDR<br>TXDR                            | UART receiving data register UART transmitting data register |  |  |  |
| 44н               |            | (Va                                     | cancy)                                                       |  |  |  |
| 45н               | (R/W)      | RRDR                                    | Baud rate generator reload data register                     |  |  |  |
| 46н to 47н        |            | (Vacancy)                               |                                                              |  |  |  |
| 48н*              | (R/W)      | CNTR #4                                 | PWM control register #4                                      |  |  |  |
| 49 <sub>H</sub> * | (R/W)      | COMP #4                                 | PWM compare register #4                                      |  |  |  |
| 4A <sub>H</sub> * | (R/W)      | CNTR #5                                 | PWM control register #5                                      |  |  |  |
| 4B <sub>H</sub> * | (R/W)      | COMP #5                                 | PWM compare register #5                                      |  |  |  |
| 4Сн*              | (R/W)      | CNTR #6                                 | PWM control register #6                                      |  |  |  |
| 4D <sub>H</sub> * | (R/W)      | COMP #6                                 | PWM compare register #6                                      |  |  |  |
| 4E to 7Вн         |            | (Va                                     | cancy)                                                       |  |  |  |
| 7Сн               | (W)        | ILR1                                    | Interrupt level setting register 1                           |  |  |  |
| 7Dн               | (W)        | ILR2                                    | Interrupt level setting register 2                           |  |  |  |
| 7Ен               | (W)        | ILR3 Interrupt level setting register 3 |                                                              |  |  |  |
| 7Fн               |            | (Va                                     | cancy)                                                       |  |  |  |

<sup>\*:</sup> For the MB89673R/675R, these are (vacancies).

Note: Do not use (vacancies).

### **■ ELECTRICAL CHARACTERISTICS**

### 1. Absolute Maximum Ratings

(AVss = Vss = 0.0 V)

| Parameter                              | Symbol          | Rated       | l value   | Unit  | Remarks                                                       |
|----------------------------------------|-----------------|-------------|-----------|-------|---------------------------------------------------------------|
| Parameter                              | Symbol          | Min.        | Max.      | Ullit | Remarks                                                       |
| Dower cumbly voltage                   | Vcc             | Vss-0.3     | Vss + 7.0 | V     | *                                                             |
| Power supply voltage                   | AVcc            | Vss-0.3     | Vcc + 0.3 | V     | *                                                             |
| A/D converter reference input voltage  | AVR             | Vss-0.3     | Vcc + 0.3 | V     | AVR must not exceed "AVcc + 0.3 V".                           |
| Input voltage                          | Vı              | Vss-0.3     | Vcc + 0.3 | V     |                                                               |
| Output voltage                         | V <sub>O1</sub> | Vss-0.3     | Vcc + 0.3 | V     | Except P80 to P85                                             |
| Output voltage                         | V <sub>O2</sub> | Vss-0.3     | Vss + 7.0 | V     | P80 to P85                                                    |
| "L" level maximum output current       | Іоь             | _           | 20        | mA    |                                                               |
|                                        | OLAV1           | _           | 4         | mA    | Average value (operating current × operating rate)            |
| "L" level average output current       | lolav2          | _           | 8         | mA    | Average value (operating current × operating rate) P80 to P85 |
| "L" level total maximum output current | ΣloL            | _           | 100       | mA    |                                                               |
| "L" level total average output current | $\Sigma$ lolav  | _           | 40        | mA    | Average value (operating current × operating rate)            |
| "H" level maximum output current       | Іон             | _           | -20       | mA    |                                                               |
| "H" level average output current       | loнаv           | _           | -4        | mA    | Average value (operating current × operating rate)            |
| "H" level total maximum output current | ∑Іон            | _           | -50       | mA    |                                                               |
| "H" level total average output current | $\Sigma$ lohav  | _           | -20       | mA    | Average value (operating current × operating rate)            |
| Power consumption                      | PD              | _           | 300       | mW    |                                                               |
| Operating temperature                  | TA              | -40         | +85       | °C    |                                                               |
| Storage temperature                    | Tstg            | <b>-</b> 55 | +150      | °C    |                                                               |

<sup>\*:</sup> Use AVcc and Vcc set at the same voltage.

Take care that AVR does not exceed "AVcc + 0.3 V" and AVcc does not exceed Vcc, such as when power is turned on.

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

### 2. Recommended Operating Conditions

(AVss = Vss = 0.0 V)

| Parameter                             | Symbol      | Rated value |      | Unit | Remarks                                                          |
|---------------------------------------|-------------|-------------|------|------|------------------------------------------------------------------|
| Farameter                             | Syllibol    | Min.        | Max. | Onic | Remarks                                                          |
| Power supply voltage                  |             | 2.2*        | 6.0  | V    | Normal operation assurance range MB89673R/673AR/675R/675AR/677AR |
|                                       | Vcc<br>AVcc | 2.7*        | 6.0  | V    | Normal operation assurance range<br>MB89PV670A/P677A             |
|                                       |             | 1.5         | 6.0  | V    | Retains the RAM state in the stop mode                           |
| A/D converter reference input voltage | AVR         | 0.0         | AVcc | V    |                                                                  |
| Operating temperature                 | TA          | -40         | +85  | °C   |                                                                  |

<sup>\*:</sup> These values vary with the operating frequency, and analog assurance range. See Figure 1 and "5. A/D Converter Electrical Characteristics."



The horizontal line of the graph in the figure 1 indicates the operating frequency of the external oscillator and the lower horizontal line indicates the min. instruction execution time = 4/Fc.

In the case of changing the operating clock with the clock gear function, be sure to convert it into the min. instruction execution time on the lower horizontal line since the operating voltage range is dependent on the min, instruction execution time.

WARNING: Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges.

Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representative beforehand.

### 3. DC Characteristics

 $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                                                    | Coursels al      | Din nama                                                                                                               | Condition        | Ra        | ated valu | l Init    | Remarks |                                                                      |
|--------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------|------------------|-----------|-----------|-----------|---------|----------------------------------------------------------------------|
| i ai ailictei                                                | Symbol           | Pin name                                                                                                               | Condition        | Min.      | Тур.      | Max.      | Unit    | Remarks                                                              |
| (I) N 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                    | VIH              | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47                                                                      |                  | 0.7 Vcc   | _         | Vcc + 0.3 | V       | P32 to P37,<br>P44, and P47<br>are of a port<br>input type.          |
| "H" level input<br>voltage                                   | Vihs             | RST, MOD0, MOD1,<br>P32 to P37, P44, P47,<br>P60 to P67, P70 to P76                                                    |                  | 0.8 Vcc   | _         | Vcc + 0.3 | V       | P32 to P37,<br>P44, and P47<br>are of a<br>peripheral<br>input type. |
| "L" level input                                              | VIL              | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47                                                                      | _                | Vss - 0.3 | _         | 0.3 Vcc   | V       | P32 to P37,<br>P44, and P47<br>are of a port<br>input type.          |
| voltage                                                      | VILS             | RST, MOD0, MOD1,<br>P32 to P37, P44, P47,<br>P60 to P67, P70 to P76                                                    |                  | Vss - 0.3 | _         | 0.2 Vcc   | ٧       | P32 to P37,<br>P44, and P47<br>are of a<br>peripheral<br>input type. |
| Open-drain output pin applied voltage                        | VD               | P80 to P85                                                                                                             |                  | Vss - 0.3 | _         | Vss + 6.0 | V       |                                                                      |
| "H" level output voltage                                     | Vон              | P00 to P07, P10 to P17,<br>P20 to P27, P30 to P37,<br>P40 to P47, P71, P72,<br>P74, P75                                | lон = −2.0 mA    | 4.0       | _         | _         | V       |                                                                      |
| "L" level output                                             | Vol1             | P00 to P07, P10 to P17,<br>P20 to P27, P30 to P37,<br>P40 to P47, P50 to P57,<br>P70 to P76                            | loL = 4.0 mA     |           | _         | 0.4       | V       |                                                                      |
| voltage                                                      | V <sub>OL2</sub> | P80 to P85                                                                                                             | IoL = 10 mA      |           |           | 0.5       | ٧       |                                                                      |
|                                                              | Vol3             | RST                                                                                                                    | IoL = 4.0 mA     | _         | _         | 0.4       | V       |                                                                      |
| Input leakage<br>current<br>(Hi-z output<br>leakage current) | ILI1             | P00 to P07, P10 to P17,<br>P20 to P27, P30 to P37,<br>P40 to P47, P50 to P57,<br>P60 to P67, P70 to P76,<br>MOD0, MOD1 | 0.0 V < Vı < Vcc | _         | _         | ±5        | μΑ      | Without<br>pull-up<br>resistor<br>option                             |
| reakage current)                                             | I <sub>LI2</sub> | P80 to P85                                                                                                             | 0.0 V < Vı < Vcc | _         | _         | ±1        | μΑ      | οριιστ                                                               |
| Pull-up<br>resistance                                        | RPULL            | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P60 to P67, P70 to P76,<br>RST                                   | Vı = 0.0 V       | 25        | 50        | 100       | kΩ      | With pull-up resistor option                                         |

(Continued)

 $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter              | Symbol   | Pin name                               |                                                                    | Condition                                                                      | Ra   | ated valu | ıe   | Unit  | Remarks                                                |
|------------------------|----------|----------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------|------|-----------|------|-------|--------------------------------------------------------|
| Farameter              | Syllibol | Fill Hallie                            | `                                                                  | Jonation                                                                       | Min. | Тур.      | Max. | Oilit | Itellialks                                             |
|                        | Icc1     |                                        | Vcc                                                                | = 10 MHz<br>= 5.0 V<br>= 0.4 μs                                                |      | 12        | 20   | mA    |                                                        |
|                        | Icc2     | CC2                                    |                                                                    | Fc = 10 MHz<br>Vcc = 3.0 V<br>$t_{inst}^2 = 6.4 \mu s$                         |      | 1         | 2    | mA    | MB89673R/<br>673AR/<br>675R/675AR/<br>677AR/<br>PV670A |
|                        |          | Vcc                                    |                                                                    |                                                                                | _    | 1.5       | 2.5  | mA    | MB89P677A                                              |
|                        | Iccs1    |                                        |                                                                    | Fc = 10 MHz<br>Vcc = $5.0 \text{ V}$<br>$t_{inst}^{*2} = 0.4 \mu s$            |      | 3         | 7    | mA    |                                                        |
| Power supply current*1 | Iccs2    |                                        | Sleep mode                                                         | $Fc = 10 \text{ MHz}$ $Vcc = 3.0 \text{ V}$ $t_{inst}^{*2} = 6.4  \mu\text{s}$ | _    | 1         | 1.5  | mA    |                                                        |
|                        | Іссн     |                                        |                                                                    | = 3.0 V<br>: +25°C<br>o mode                                                   | _    | _         | 1    | mA    |                                                        |
|                        | IA       |                                        |                                                                    | = 10 MHz<br>en A/D<br>verter starts                                            |      | 6         | 8    | mA    |                                                        |
|                        | Іан      | AVcc                                   | Fc = 10 MHz<br>TA = +25°C<br>When A/D<br>converter is at a<br>stop |                                                                                | _    | _         | 1    | μА    |                                                        |
| Input capacitance      | Cin      | Other than AVcc,<br>AVss, Vcc, and Vss | f = '                                                              | l MHz                                                                          |      | 10        | _    | pF    |                                                        |

<sup>\*1:</sup> The measurement conditions of the power supply current are as follows.

Note: The current consumption of connected EPROM and ICE is not considered on MB89PV670A.

The external clock is used.

The output pins are open.

Vcc is upon the condition above the table.

<sup>\*2:</sup> For information on tinst, see "(4) Instruction Cycle" in "4. AC Characteristics."

#### 4. AC Characteristics

### (1) Reset Timing

 $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter           | Symbol        | Condition | Rated    | value | Unit | Remarks |
|---------------------|---------------|-----------|----------|-------|------|---------|
| raiametei           | Syllibol      | Condition | Min.     | Max.  | Onic | Nemarks |
| RST "L" pulse width | <b>t</b> zlzh | _         | 48 thcyl | _     | ns   |         |



#### (2) Specifications for Power-on Reset

 $(AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                 | Symbol     | Condition | Rated value |      | Unit  | Remarks                                   |  |
|---------------------------|------------|-----------|-------------|------|-------|-------------------------------------------|--|
| raiailletei               |            |           | Min.        | Max. | Oilit | iveillai ks                               |  |
| Power supply rising time  | <b>t</b> R |           | _           | 50   | ms    | Power-on reset function only              |  |
| Power supply cut-off time | toff       | _         | 1           | _    | ms    | Min. internal time to next power-on reset |  |

Note: Make sure that power supply rises within the selected oscillation stabilization time.

If power supply voltage needs to be varied in the course of operation, a smooth voltage rise is recommended.



### (3) Clock Timing

 $(AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                       | Symbol     | Pin<br>name | Condition | Rated | value | Unit  | Remarks        |  |
|---------------------------------|------------|-------------|-----------|-------|-------|-------|----------------|--|
|                                 |            |             |           | Min.  | Max.  | Oilit |                |  |
| Clock frequency                 | Fc         | X0, X1      |           | 1     | 10    | MHz   |                |  |
| Clock cycle time                | txcyL      | X0, X1      |           | 100   | 1000  | ns    |                |  |
| Input clock pulse width         | Pwh<br>PwL | X0          | _         | 20    | _     | ns    | External clock |  |
| Input clock rising/falling time | tcr<br>tcr | X0          |           | _     | 10    | ns    | External clock |  |



### (4) Instruction Cycle

 $(AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                                  | Symbol | Rated value (typical)    | Unit | Remarks                                                     |
|--------------------------------------------|--------|--------------------------|------|-------------------------------------------------------------|
| Instruction cycle (minimum execution time) | tinst  | 4/Fc, 8/Fc, 16/Fc, 64/Fc | μs   | (4/Fc) $t_{inst} = 0.4 \mu s$ when operating at Fc = 10 MHz |

### (5) Clock Output Timing

 $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, TA = -40°C to +85°C)$ 

| Parameter                                 | Symbol        | Pin name | Condition | Rated            | value                 | Unit | Remarks |
|-------------------------------------------|---------------|----------|-----------|------------------|-----------------------|------|---------|
|                                           |               |          | Condition | Min.             | Max.                  |      |         |
| Cycle time                                | tcyc          | CLK      |           | 1/2 tinst*       | _                     | μs   |         |
| $CLK \uparrow \rightarrow CLK \downarrow$ | <b>t</b> chcL | CLK      |           | 1/4 tinst - 0.07 | 1/4 t <sub>inst</sub> | μs   |         |

<sup>\*:</sup> For information on tinst, see "(4) Instruction Cycle."



### (6) Bus Read Timing

 $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                                                                                       | Symbol        | Pin name                           | Condition | Rated                          | value               | Unit  | Remarks |
|-------------------------------------------------------------------------------------------------|---------------|------------------------------------|-----------|--------------------------------|---------------------|-------|---------|
| raiailletei                                                                                     | Symbol        | i iii iiaiiie                      | Condition | Min.                           | Max.                | Oilit | Remarks |
| Valid address → RD<br>↓ time                                                                    | <b>t</b> avrl | RD, A15 to A08,<br>AD7 to AD0      |           | 1/4 tinst* - 0.06              | _                   | μs    |         |
| RD pulse width                                                                                  | trlrh         | RD                                 |           | 1/2 tinst *- 0.02              | _                   | μs    |         |
| $\begin{array}{c} \text{Valid address} \rightarrow \text{Data} \\ \text{read time} \end{array}$ | tavdv         | AD7 to AD0,<br>A15 to A08          |           | _                              | 1/2 <b>t</b> inst * | μs    | No wait |
| $\overline{RD} \downarrow \to Data$ read time                                                   | trldv         | RD, AD7 to AD0                     |           | _                              | 1/2 tinst *- 0.08   | μs    | No wait |
| $\overline{RD} \uparrow \to Data \; hold \; time$                                               | trhdx         | AD7 to AD0, RD                     |           | 0                              | _                   | ns    |         |
| $\overline{RD} \uparrow \to ALE \uparrow time$                                                  | trhlh         | RD, ALE                            | _         | 1/4 tinst* - 0.04              | _                   | μs    |         |
| $\overrightarrow{RD} \uparrow \rightarrow \text{Address loss}$ time                             | trhax         | RD, A15 to A08                     |           | 1/4 t <sub>inst</sub> * - 0.04 | _                   | μs    |         |
| $\overline{RD} \downarrow \to CLK \uparrow time$                                                | trlch         | RD, CLK                            |           | 1/4 tinst* - 0.04              | _                   | μs    |         |
| $CLK \downarrow \rightarrow \overline{RD} \uparrow time$                                        | tclrh         | RD, CLK                            |           | 0                              |                     | ns    |         |
| $\overline{RD} \downarrow \to BUFC \downarrow time$                                             | trlbl         | RD, BUFC                           |           | -5                             | _                   | ns    |         |
| BUFC ↑ → Valid address time                                                                     | tвнаv         | A15 to A08,<br>AD7 to AD0,<br>BUFC |           | 5                              | _                   | ns    |         |

<sup>\*:</sup> For information on tinst, see "(4) Instruction Cycle."



### (7) Bus Write Timing

 $(AVcc = Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                                                                                        | Symbol        | Pin name                       | Condition | Rated             | value | Unit | Remarks |
|--------------------------------------------------------------------------------------------------|---------------|--------------------------------|-----------|-------------------|-------|------|---------|
| Parameter                                                                                        | Symbol        | Pili liaille                   | Condition | Min.              | Max.  | Unit | Remarks |
| Valid address → ALE ↓ time                                                                       | tavll         | AD7 to AD0,<br>ALE, A15 to A08 |           | 1/4 tinst*2-0.064 | _     | μs   |         |
| ALE ↓ time → Address loss time                                                                   | tLLAX         | AD7 to AD0,<br>ALE, A15 to A08 |           | 5 <sup>*1</sup>   | _     | ns   |         |
| Valid address $\rightarrow$ $\overline{\text{WR}}$ $\downarrow$ time                             | <b>t</b> avwl | WR, ALE                        |           | 1/4 tinst*2-0.06  | _     | μs   |         |
| WR pulse width                                                                                   | twlwh         | WR                             |           | 1/2 tinst*2-0.02  | _     | μs   |         |
| Writing data $\rightarrow$ $\overline{\text{WR}}$ $\uparrow$ time                                | tovwl         | AD7 to AD0, WR                 |           | 1/2 tinst*2-0.06  | _     | μs   |         |
| $\begin{array}{c} \text{WR} \uparrow \rightarrow \text{Address loss} \\ \text{time} \end{array}$ | twhax         | WR, A15 to A08                 | _         | 1/4 tinst*2-0.04  | _     | μs   |         |
| $\overline{WR} \uparrow \to Data \; hold \; time$                                                | twhox         | AD7 to AD0, WR                 |           | 1/4 tinst*2-0.04  | _     | μs   |         |
| $\overline{WR} \uparrow \to ALE \uparrow time$                                                   | twhlh         | WR, ALE                        |           | 1/4 tinst* - 0.04 | _     | μs   |         |
| $\overline{WR} \downarrow \to CLK \uparrow time$                                                 | twlch         | WR, CLK                        |           | 1/4 tinst*2-0.04  | _     | μs   |         |
| $CLK \downarrow \to \overline{WR} \uparrow time$                                                 | tclwh         | WR, CLK                        |           | 0                 | _     | ns   |         |
| ALE pulse width                                                                                  | <b>t</b> LHLL | ALE                            |           | 1/4 tinst*2-0.035 | _     | μs   |         |
| ALE $\downarrow \rightarrow$ CLK $\uparrow$ time                                                 | <b>t</b> llch | ALE, CLK                       |           | 1/4 tinst*2-0.03  | _     | μs   |         |

- \*1: These characteristics are also applicable to the bus read timing.
- \*2: For information on tinst, see "(4) Instruction Cycle."



### (8) Ready Input Timing

(AVcc = Vcc =  $5.0 \text{ V} \pm 10\%$ , AVss = Vss = 0.0 V, TA =  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ )

| Parameter                                                           | Symbol   | Pin name    | Condition | Rated | value | Unit  | Remarks |
|---------------------------------------------------------------------|----------|-------------|-----------|-------|-------|-------|---------|
| raiailletei                                                         | Syllibol | Fill Hallie | Condition | Min.  | Max.  | Oilit | Remarks |
| RDY valid → CLK<br>↑ time                                           | tvvcн    | RDY, CLK    |           | 60    | _     | ns    | *       |
| $\begin{array}{c} CLK \uparrow \to RDY \; loss \\ time \end{array}$ | tchyx    | RDY, CLK    | _         | 0     | _     | ns    | *       |

<sup>\*:</sup> These characteristics are also applicable to the read cycle.



### (9) Serial I/O Timing

(AVcc = 5.0 V  $\pm 10\%$ , AVss = Vss= 0.0 V, T<sub>A</sub> =  $-40^{\circ}$ C to  $+85^{\circ}$ C)

| Parameter                                      | Symbol        | Pin name    | Condition                 | Rated      | /alue | Unit  | Remarks |  |
|------------------------------------------------|---------------|-------------|---------------------------|------------|-------|-------|---------|--|
| Farameter                                      | Symbol        | Fill Hallie | Condition                 | Min.       | Max.  | Oilit | Remarks |  |
| Serial clock cycle time                        | tscyc         | SCK         |                           | 2 tinst*   | _     | μs    |         |  |
| $SCK \downarrow \to SO$ time                   | tslov         | SCK, SO     | Internal shift            | -200       | 200   | ns    |         |  |
| Valid SI → SCK ↑                               | <b>t</b> ıvsH | SI, SCK     | clock mode                | 1/2 tinst* | _     | μs    |         |  |
| $SCK \uparrow \to valid \; SI \; hold \; time$ | tshix         | SCK, SI     |                           | 1/2 tinst* | _     | μs    |         |  |
| Serial clock "H" pulse width                   | tshsl         | SCK         |                           | 1 tinst*   | _     | μs    |         |  |
| Serial clock "L" pulse width                   | tslsh         | SCK         |                           | 1 tinst*   |       | μs    |         |  |
| $SCK \downarrow \to SO$ time                   | tslov         | SCK, SO     | External shift clock mode | 0          | 200   | ns    |         |  |
| Valid SI → SCK ↑                               | tıvsн         | SI, SCK     |                           | 1/2 tinst* | _     | μs    |         |  |
| $SCK \uparrow \to valid \; SI \; hold \; time$ | tshix         | SCK, SI     |                           | 1/2 tinst* | _     | μs    |         |  |

\*: For information on tinst, see "(4) Instruction Cycle."



### (10) Peripheral Input Timing

 $(AVcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                          | Symbol             | Pin name            | Condition | Rated            | value | Unit  | Remarks     |
|------------------------------------|--------------------|---------------------|-----------|------------------|-------|-------|-------------|
| Farameter                          | Syllibol           | riii iiaiiie        | Condition | Min.             | Max.  | Oilit | iveillai ks |
| Peripheral input "H" pulse width 1 | tılıH1             | TCI                 |           | 1 <b>t</b> inst* | _     | μs    |             |
| Peripheral input "L" pulse width 1 | t <sub>IHIL1</sub> | TCI                 |           | 1 tinst*         | _     | μs    |             |
| Peripheral input "H" pulse width 2 | <b>t</b> ILIH2     | EC,<br>INT0 to INT7 | _         | 2 tinst*         | _     | μs    |             |
| Peripheral input "L" pulse width 2 | tiHIL2             | EC,<br>INT0 to INT7 |           | 2 tinst*         |       | μs    |             |
| Peripheral input "H" pulse width 3 | tılıнз             | ADST                | A/D       | 64 tinst*        | _     | μs    |             |
| Peripheral input "L" pulse width 3 | t <sub>IHIL3</sub> | ADST                | mode      | 64 tinst*        | _     | μs    |             |
| Peripheral input "H" pulse width 3 | <b>t</b> ılıнз     | ADST                | Sense     | 64 tinst*        | _     | μs    |             |
| Peripheral input "L" pulse width 3 | t <sub>IHIL3</sub> | ADST                | mode      | 64 tinst*        |       | μs    |             |

<sup>\*:</sup> For information on tinst, see "(4) Instruction Cycle."



### (11) Up/down Counter Input Timing

(AVcc = Vcc =  $5.0 \text{ V} \pm 10\%$ , AVss = Vss = 0.0 V, TA =  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ )

| Parameter                                      | Symbol        | Pin name     | Condition | Rated    | value | Unit  | Remarks |
|------------------------------------------------|---------------|--------------|-----------|----------|-------|-------|---------|
| rarameter                                      | Syllibol      | riii iiaiiie | Condition | Min.     | Max.  | Offic | Nemarks |
| AIN input "1" pulse width                      | <b>t</b> ahl  |              |           | 2 tinst* | _     | μs    |         |
| AIN input "0" pulse width                      | tall          |              |           | 2 tinst* | _     | μs    |         |
| BIN input "1" pulse width                      | <b>t</b> BHL  |              |           | 2 tinst* | _     | μs    |         |
| BIN input "0" pulse width                      | <b>t</b> BLL  |              |           | 2 tinst* | _     | μs    |         |
| $AIN \uparrow \rightarrow BIN \uparrow time$   | <b>t</b> aubu |              |           | 1 tinst* | _     | μs    |         |
| $BIN \uparrow \to AIN \downarrow time$         | <b>t</b> BUAD | P33, P34,    | _         | 1 tinst* | _     | μs    |         |
| $AIN \downarrow \to BIN \downarrow time$       | <b>t</b> adbd | P36, P37     |           | 1 tinst* | _     | μs    |         |
| $BIN \downarrow \to AIN \uparrow time$         | <b>t</b> BDAU |              |           | 1 tinst* | _     | μs    |         |
| $BIN \uparrow \to AIN \uparrow time$           | <b>t</b> BUAU |              |           | 1 tinst* | _     | μs    |         |
| $AIN \uparrow \rightarrow BIN \downarrow time$ | <b>t</b> aubd |              |           | 1 tinst* | _     | μs    |         |
| $BIN \downarrow \to AIN \downarrow time$       | <b>t</b> BDAD |              |           | 1 tinst* | _     | μs    |         |
| $AIN \downarrow \to BIN \uparrow time$         | <b>t</b> adbu |              |           | 1 tinst* | _     | μs    |         |
| ZIN input "1" pulse width                      | <b>t</b> zhL  | P32, P35     |           | 1 tinst* | _     | μs    |         |
| ZIN input "0" pulse width                      | tzll          | F 32, F 33   |           | 1 tinst* | _     | μs    |         |

<sup>\*:</sup> For information on tinst, see "(4) Instruction Cycle."



#### 5. A/D Converter Electrical Characteristics

 $(AVcc = Vcc = 3.5 \text{ V to } 6.0 \text{ V}, Fc = 10 \text{ MHz}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                        | Symbol           | Pin name      |                | Rated value    |                | Unit  | Remarks                  |                       |
|----------------------------------|------------------|---------------|----------------|----------------|----------------|-------|--------------------------|-----------------------|
| raiailletei                      | Symbol           | riii iiaiiie  | Min.           | Тур.           | Max.           | Oilit | Remarks                  |                       |
| Resolution                       |                  |               |                | _              | 10             | bit   |                          |                       |
| Linearity error                  |                  |               |                | _              | ±2.0           | LSB   |                          |                       |
| Differential linearity error     | _                | _             | _              | _              | ±1.5           | LSB   |                          |                       |
| Total error                      |                  |               | _              |                | ±3.0           | LSB   | AVcc =                   |                       |
| Zero transition voltage          | Vот              | AN0 to<br>AN7 | AVss – 1.5 LSB | AVss + 0.5 LSB | AVss + 2.5 LSB | mV    | AVR = Vcc                |                       |
| Full-scale transition voltage    | V <sub>FST</sub> | AN0 to<br>AN7 | AVR – 3.5 LSB  | AVR – 1.5 LSB  | AVR + 0.5 LSB  | mV    |                          |                       |
| Interchannel disparity           |                  |               | _              | _              | 4              | LSB   |                          |                       |
| A/D mode conversion time         | _                | _             | _              | _              | _              | 13.2  | μs                       | At 10 MHz oscillation |
| Sense mode conversion time       |                  |               | _              | _              | 7.2            | μs    | At 10 MHz<br>oscillation |                       |
| Analog port input current        | Iain             | AN0 to<br>AN7 | _              | _              | 10             | μА    |                          |                       |
| Analog input voltage             | _                | AN0 to<br>AN7 | 0              | _              | AVR            | V     |                          |                       |
| Reference voltage                | 1                | AVR           | 0              | _              | AVcc           | V     |                          |                       |
| Reference voltage supply current | l <sub>R</sub>   | AVR           | _              | 200            |                | μА    | AVR = 5.0 V              |                       |

### 6. Notes on Using A/D Converter

- The smaller | AVR AVss |, the greater the error would become relatively.
- The output impedance of the external circuit for the analog input must satisfy the following conditions: Output impedance of the external circuit < Approx. 10 k $\Omega$  If the output impedance of the external circuit is too high, an analog voltage sampling time might be insufficient (sampling time = 6  $\mu$ s at 10 MHz oscillation).

An analog input equivalent circuit is shown below.



Since the A/D converter contains a sample hold circuit, the level of the analog input pin might not stabilize within the sampling period after starting A/D, resulting in inaccurate A/D conversion values, if the input impedance to the analog pin is too high. Be sure to maintain an appropriate input impedance to the analog pin.

It is recommended to keep the input impedance to the analog pin from exceeding 10 k $\Omega$ . If it exceeds 10 k $\Omega$ , it is recommended to connect a capacitor of approx. 0.1  $\mu F$  to the analog input pin.

Except for the sampling period after starting A/D, the input leakage current of the analog input pin is less than 10 µA.

### 7. A/D Converter Glossary

- Resolution
   Analog-change that are identifiable with the A/D converter.
- Linearity error
   The deviation of the straight line connecting the zero transition point ("00 0000 0000" ↔ "00 0000 0001") with the full-scale transition point ("11 1111 1111" ↔ "11 1111 1110") from actual conversion characteristics
- Differential linearity error

  The deviation of the input voltage needed to change the output code by 1 LSB from the theoretical voltage
- Total error
   The difference between theoretical and actual conversion values, caused by the zero transition error, full-scale transition error, linearity error, quantization error, and noise.



(Continued)

#### (Continued)



### **■ EXAMPLE CHARACTERISTICS**

#### (1) "L" Level Output Voltage



### (2) "H" Level Output Voltage



# (3) "H" Level Input Voltage/"L" Level Input Voltage (CMOS Input)



### (4) "H" Level Input Voltage/"L" Level Input Voltage (Hysteresis Input)



### (5) Power Supply Current (External Clock)



### (6) Pull-up Resistance



## ■ INSTRUCTIONS (136 instructions)

Execution instructions can be divided into the following four groups:

- Transfer
- Arithmetic operation
- Branch
- Others

Table 1 lists symbols used for notation of instructions.

**Table 1 Instruction Symbols** 

| Symbol | Meaning                                                                                               |
|--------|-------------------------------------------------------------------------------------------------------|
| dir    | Direct address (8 bits)                                                                               |
| off    | Offset (8 bits)                                                                                       |
| ext    | Extended address (16 bits)                                                                            |
| #vct   | Vector table number (3 bits)                                                                          |
| #d8    | Immediate data (8 bits)                                                                               |
| #d16   | Immediate data (16 bits)                                                                              |
| dir: b | Bit direct address (8/3 bits)                                                                         |
| rel    | Branch relative address (8 bits)                                                                      |
| @      | Register indirect (e.g.: @A, @IX, @EP)                                                                |
| А      | Accumulator A (Whether its length is 8 or 16 bits is determined by the instruction in use.)           |
| AH     | Upper 8 bits of accumulator A (8 bits)                                                                |
| AL     | Lower 8 bits of accumulator A (8 bits)                                                                |
| Т      | Temporary accumulator T (Whether its length is 8 or 16 bits is determined by the instruction in use.) |
| TH     | Upper 8 bits of temporary accumulator T (8 bits)                                                      |
| TL     | Lower 8 bits of temporary accumulator T (8 bits)                                                      |
| IX     | Index register IX (16 bits)                                                                           |

(Continued)

#### (Continued)

| Symbol | Meaning                                                                                                                                                         |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EP     | Extra pointer EP (16 bits)                                                                                                                                      |
| PC     | Program counter PC (16 bits)                                                                                                                                    |
| SP     | Stack pointer SP (16 bits)                                                                                                                                      |
| PS     | Program status PS (16 bits)                                                                                                                                     |
| dr     | Accumulator A or index register IX (16 bits)                                                                                                                    |
| CCR    | Condition code register CCR (8 bits)                                                                                                                            |
| RP     | Register bank pointer RP (5 bits)                                                                                                                               |
| Ri     | General-purpose register Ri (8 bits, i = 0 to 7)                                                                                                                |
| ×      | indicates that the very $\times$ is the immediate data. (Whether its length is 8 or 16 bits is determined by the instruction in use.)                           |
| (×)    | indicates that the contents at address 'x' is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.)            |
| ((×))  | The contents addressed by the contents at address 'x' is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.) |

#### Columns indicate the following:

Mnemonic: Assembler notation of an instruction

~: The number of instructions. An instruction cycle consists of 2 machine cycles.

#: The number of bytes

Operation: Operation of an instruction

TL, TH, AH: A changed contents of the TL, TH and AH when instruction is executed. Symbols in

the column indicate the following:

• "-" indicates no change.

• dH is the upper 8 bits of the data in the operation.

• AL and AH must become the contents of AL and AH each prior to the instruction executed.

• "00" becomes "00".

N, Z, V, C: An instruction of which the corresponding flag will change. If + is written in this column,

the relevant instruction will change its corresponding flag.

OP code: Code of an instruction. If an instruction is more than one code, it is written according to

the following rule:

e.g.: 48 to 4F  $\leftarrow$  This indicates 48, 49, ... 4F.

Table 2 Transfer Instructions (48 instructions)

| Mnemonic                | ~ | # | Operation                                                                                                    | TL     | TH      | АН     | NZVC | OP code  |
|-------------------------|---|---|--------------------------------------------------------------------------------------------------------------|--------|---------|--------|------|----------|
| MOV dir,A               | 3 | 2 | $(dir) \leftarrow (A)$                                                                                       | _      | _       | _      |      | 45       |
| MOV @IX +off,A          | 4 | 2 | $((IX) + off) \leftarrow (A)$                                                                                | _      | _       | _      |      | 46       |
| MOV ext,A               | 4 | 3 | $(ext) \leftarrow (A)$                                                                                       | _      | _       | _      |      | 61       |
| MOV @EP,A               | 3 | 1 | ( (EP) ) ← (A)                                                                                               | _      | _       | _      |      | 47       |
| MOV Ri,A                | 3 | 1 | $(Ri) \leftarrow (A)$                                                                                        | _      | _       | _      |      | 48 to 4F |
| MOV A,#d8               | 2 | 2 | (A) ← d8                                                                                                     | AL     | _       | _      | ++   | 04       |
| MOV A,dir               | 3 | 2 | $(A) \leftarrow (dir)$                                                                                       | AL     | _       | _      | ++   | 05       |
| MOV A,@IX +off          | 4 | 2 | $(A) \leftarrow ((IX) + off)$                                                                                | AL     | _       | _      | ++   | 06       |
| MOV A,ext               | 4 | 3 | $(A) \leftarrow (ext)$                                                                                       | AL     | _       | _      | ++   | 60       |
| MOV A,@A                | 3 | 1 | $(A) \leftarrow ((A))$                                                                                       | AL     | _       | _      | ++   | 92       |
| MOV A,@EP               | 3 | 1 | $(A) \leftarrow ((EP))$                                                                                      | AL     | _       | _      | ++   | 07       |
| MOV A,Ri                | 3 | 1 | $(A) \leftarrow (Ri)$                                                                                        | AL     | _       | _      | ++   | 08 to 0F |
| MOV dir,#d8             | 4 | 3 | (dír) ← d8                                                                                                   | _      | _       | _      |      | 85       |
| MOV @IX +off,#d8        | 5 | 3 | $((IX) + off) \leftarrow d8$                                                                                 | _      | _       | _      |      | 86       |
| MOV @EP,#d8             | 4 | 2 | ( (EP) ) ← d8                                                                                                | _      | _       | _      |      | 87       |
| MOV Ri,#d8              | 4 | 2 | (Ri) ← d8                                                                                                    | _      | _       | _      |      | 88 to 8F |
| MOVW dir,A              | 4 | 2 | $(dir) \leftarrow (AH), (dir + 1) \leftarrow (AL)$                                                           | _      | _       | _      |      | D5       |
| MOVW @IX +off,A         | 5 | 2 | $((IX) + off) \leftarrow (AH),$                                                                              | _      | _       | _      |      | D6       |
|                         |   | _ | $((IX) + off + 1) \leftarrow (AL)$                                                                           |        |         |        |      | -        |
| MOVW ext,A              | 5 | 3 | $(ext) \leftarrow (AH), (ext + 1) \leftarrow (AL)$                                                           | _      | _       | _      |      | D4       |
| MOVW @EP,A              | 4 | 1 | $((EP)) \leftarrow (AH), ((EP) + 1) \leftarrow (AL)$                                                         | _      | _       | _      |      | D7       |
| MOVW EP,A               | 2 | 1 | $(EP) \leftarrow (A)$                                                                                        | _      | _       | _      |      | E3       |
| MOVW A,#d16             | 3 | 3 | (A) ← d16                                                                                                    | AL     | AH      | dH     | ++   | E4       |
| MOVW A,#d10             | 4 | 2 | $(AH) \leftarrow (dir), (AL) \leftarrow (dir + 1)$                                                           | AL     | AH      | dH     | ++   | C5       |
| MOVW A,@IX +off         | 5 | 2 | $(AH) \leftarrow (IX) + off),$                                                                               | ΑL     | AH      | dH     | ++   | C6       |
| WOVW A, SIX FOII        | J | _ | $(AL) \leftarrow ((IX) + OH),$<br>$(AL) \leftarrow ((IX) + off + 1)$                                         | / \L   | / (1 1  | u. i   |      | 00       |
| MOVW A,ext              | 5 | 3 | $(AH) \leftarrow (ext), (AL) \leftarrow (ext + 1)$                                                           | AL     | АН      | dH     | ++   | C4       |
| MOVW A, @A              | 4 | 1 | $(AH) \leftarrow (BA), (AL) \leftarrow (BA) + 1$<br>$(AH) \leftarrow (A), (AL) \leftarrow (A) + 1$           | AL     | AH      | dH     | ++   | 93       |
|                         | 4 | 1 | $(AH) \leftarrow ((BP)), (AL) \leftarrow ((A)) + 1)$<br>$(AH) \leftarrow ((EP)), (AL) \leftarrow ((EP) + 1)$ | AL     | AH      | dH     | · ·  | C7       |
| MOVW A,@EP<br>MOVW A,EP | 2 | 1 | $(A) \leftarrow (EP)$                                                                                        | _<br>_ | _       | dH     |      | F3       |
| MOVW A,EP               | 3 | 3 | $(EP) \leftarrow d16$                                                                                        |        |         | _      |      | E7       |
| MOVW EP,#d16            | 2 | 1 | $(IX) \leftarrow (IX)$                                                                                       | _      | _       | _      |      | E2       |
|                         | 2 | 1 |                                                                                                              | _      | _       | dH     |      | F2       |
| MOVW A,IX               |   | 1 | $(A) \leftarrow (IX)$                                                                                        | _      | _       | _      |      | E1       |
| MOVW SP,A               | 2 |   | $(SP) \leftarrow (A)$                                                                                        | _      | _       | dH     |      | F1       |
| MOVW A,SP               |   | 1 | $(A) \leftarrow (SP)$                                                                                        | _      | _       | u -    |      | 82       |
| MOV @A,T                | 3 | 1 | $((A)) \leftarrow (T)$                                                                                       | _      | _       | _      |      | 83       |
| MOVW @A,T               | 4 | 1 | $((A)) \leftarrow (TH), ((A) + 1) \leftarrow (TL)$                                                           | _      | _       | _      |      | E6       |
| MOVW IX,#d16            | 3 | 3 | $(IX) \leftarrow d16$                                                                                        | _      | _       | dH     |      | 70       |
| MOVW A,PS               | 2 | 1 | $(A) \leftarrow (PS)$                                                                                        | _      | _       |        |      | 70<br>71 |
| MOVW PS,A               | 2 | 1 | (PS) ← (A)                                                                                                   | _      | _       | _      | ++++ |          |
| MOVW SP,#d16            | 3 | 3 | (SP) ← d16                                                                                                   | _      | _       | _      |      | E5<br>10 |
| SWAP                    | 2 | 1 | $(AH) \leftrightarrow (AL)$                                                                                  | _      | _       | AL     |      | A8 to AF |
| SETB dir: b             | 4 | 2 | (dir): b ← 1                                                                                                 | _      | _       | _      |      |          |
| CLRB dir: b             | 4 | 2 | (dir): b $\leftarrow$ 0                                                                                      | _      | _       | _      |      | A0 to A7 |
| XCH A,T                 | 2 | 1 | $(AL) \leftrightarrow (TL)$                                                                                  | AL     | _<br>^L | ~<br>- |      | 42       |
| XCHW A,T                | 3 | 1 | $(A) \leftrightarrow (T)$                                                                                    | AL     | AH      | dH     |      | 43       |
| XCHW A,EP               | 3 | 1 | $(A) \leftrightarrow (EP)$                                                                                   | _      | _       | dH     |      | F7       |
| XCHW A,IX               | 3 | 1 | $(A) \leftrightarrow (IX)$                                                                                   | _      | _       | dH     |      | F6       |
| XCHW A,SP               | 3 | 1 | $(A) \leftrightarrow (SP)$                                                                                   | -      | _       | dH     |      | F5       |
| MOVW A,PC               | 2 | 1 | (A) ← (PC)                                                                                                   | _      | _       | dH     |      | F0       |

Notes:  $\bullet$  During byte transfer to A, the data transfered at "T  $\leftarrow$  A" is restricted to low bytes.

• Operands in more than one operand instruction must be stored in the order in which their mnemonics are written. (Reverse arrangement of F<sup>2</sup>MC-8 family)

Table 3 Arithmetic Operation Instructions (62 instructions)

| Mnemonic        | ~  | # | Operation                                                                                          | TL      | TH | AH             | NZVC    | OP code  |
|-----------------|----|---|----------------------------------------------------------------------------------------------------|---------|----|----------------|---------|----------|
| ADDC A,Ri       | 3  | 1 | $(A) \leftarrow (A) + (Ri) + C$                                                                    | _       | _  | _              | ++++    | 28 to 2F |
| ADDC A,#d8      | 2  | 2 | $(A) \leftarrow (A) + d8 + C$                                                                      | _       | _  | _              | ++++    | 24       |
| ADDC A,dir      | 3  | 2 | $(A) \leftarrow (A) + (dir) + C$                                                                   | _       | _  | _              | ++++    | 25       |
| ADDC A,@IX +off | 4  | 2 | $(A) \leftarrow (A) + ((IX) + off) + C$                                                            | -       | _  | _              | ++++    | 26       |
| ADDC A,@EP      | 3  | 1 | $(A) \leftarrow (A) + ((EP)) + C$                                                                  | _       | _  | _              | ++++    | 27       |
| ADDCW A         | 3  | 1 | $(A) \leftarrow (A) + (T) + C$                                                                     | -       | _  | dH             | ++++    | 23       |
| ADDC A          | 2  | 1 | $(AL) \leftarrow (AL) + (TL) + C$                                                                  | _       | _  | _              | ++++    | 22       |
| SUBC A,Ri       | 3  | 1 | $(A) \leftarrow (A) - (Ri) - C$                                                                    | _       | _  | _              | ++++    | 38 to 3F |
| SUBC A,#d8      | 2  | 2 | $(A) \leftarrow (A) - d8 - C$                                                                      | _       | _  | _              | ++++    | 34       |
| SUBC A,dir      | 3  | 2 | $(A) \leftarrow (A) - (dir) - C$                                                                   | _       | _  | _              | ++++    | 35       |
| SUBC A,@IX +off | 4  | 2 | $(A) \leftarrow (A) - ((IX) + off) - C$                                                            | _       | _  | _              | ++++    | 36       |
| SUBC A,@EP      | 3  | 1 | $(A) \leftarrow (A) - ((EP)) - C$                                                                  | _       | _  | <del>-</del> . | ++++    | 37       |
| SUBCW A         | 3  | 1 | $(A) \leftarrow (T) - (A) - C$                                                                     | -       | _  | dH             | ++++    | 33       |
| SUBC A          | 2  | 1 | $(AL) \leftarrow (TL) - (AL) - C$                                                                  | -       | _  | _              | ++++    | 32       |
| INC Ri          | 4  | 1 | (Ri) ← (Ri) + 1                                                                                    | _       | _  | _              | +++-    | C8 to CF |
| INCW EP         | 3  | 1 | (EP) ← (EP) + 1                                                                                    | _       | _  | _              |         | C3       |
| INCW IX         | 3  | 1 | $(IX) \leftarrow (IX) + 1$                                                                         | _       | _  | -11.1          |         | C2       |
| INCW A          | 3  | 1 | $(A) \leftarrow (A) + 1$                                                                           | _       | _  | dH             | ++      | C0       |
| DEC Ri          | 4  | 1 | $(Ri) \leftarrow (Ri) - 1$                                                                         | _       | _  | _              | +++-    | D8 to DF |
| DECW EP         | 3  | 1 | $(EP) \leftarrow (EP) - 1$                                                                         | _       | _  | _              |         | D3<br>D2 |
| DECW IX         | 3  | 1 | $(IX) \leftarrow (IX) - 1$                                                                         | _       | _  | 4U             |         | D2<br>D0 |
| DECW A          | 3  | 1 | $(A) \leftarrow (A) - 1$                                                                           | _       | -  | dH<br>dH       | ++      | 01       |
| MULU A          | 19 | 1 | $(A) \leftarrow (AL) \times (TL)$                                                                  | –<br>dL | 00 | 00             |         | 11       |
| DIVU A          | 21 | 1 | $(A) \leftarrow (T) / (AL), MOD \rightarrow (T)$                                                   |         | -  | dH             | ++R-    | 63       |
| ANDW A<br>ORW A | 3  | 1 | $(A) \leftarrow (A) \land (T)$                                                                     | _       | _  | dH             | ++R-    | 73       |
| XORW A          | 3  | 1 | $ \begin{array}{l} (A) \leftarrow (A) \vee (T) \\ (A) \leftarrow (A) \ \forall \ (T) \end{array} $ | _       |    | dH             | ++R-    | 53       |
| CMP A           | 2  | 1 | $(A) \leftarrow (A) \lor (1)$<br>(TL) - (AL)                                                       | _       |    | ui i           | ++++    | 12       |
| CMPW A          | 3  | 1 | (TL) = (AL)<br>(T) - (A)                                                                           |         |    | _              | ++++    | 13       |
| RORC A          | 2  | 1 | ` ' '                                                                                              |         |    |                | ++-+    | 03       |
| RORC A          | _  | ' |                                                                                                    |         |    |                |         | 00       |
| ROLC A          | 2  | 1 | $C \leftarrow A \leftarrow$                                                                        | _       | _  | _              | ++-+    | 02       |
| CMP A,#d8       | 2  | 2 | (A) – d8                                                                                           | _       | _  | _              | ++++    | 14       |
| CMP A,dir       | 3  | 2 | (A) – (dir)                                                                                        | _       | _  | _              | ++++    | 15       |
| CMP A,@EP       | 3  | 1 | (A) – ( (EP) )                                                                                     | _       | _  | _              | ++++    | 17       |
| CMP A,@IX +off  | 4  | 2 | (A) - ((IX) + off)                                                                                 | _       | _  | _              | ++++    | 16       |
| CMP A,Ri        | 3  | 1 | (A) - (Ri)                                                                                         | _       | _  | _              | ++++    | 18 to 1F |
| DAA             | 2  | 1 | Decimal adjust for addition                                                                        | _       | _  | _              | ++++    | 84       |
| DAS             | 2  | 1 | Decimal adjust for subtraction                                                                     | _       | _  | _              | ++++    | 94       |
| XOR A           | 2  | 1 | $(A) \leftarrow (AL) \ \forall \ (TL)$                                                             | _       | _  | _              | + + R – | 52       |
| XOR A,#d8       | 2  | 2 | $(A) \leftarrow (AL) \ \forall \ d8$                                                               | _       | _  | _              | + + R – | 54       |
| XOR A,dir       | 3  | 2 | $(A) \leftarrow (AL) \ \forall \ (dir)$                                                            | _       | _  | _              | + + R – | 55       |
| XOR A,@EP       | 3  | 1 | $(A) \leftarrow (AL) \ \forall \ (\ (EP) \ )$                                                      | _       | _  | _              | + + R – | 57       |
| XOR A,@IX +off  | 4  | 2 | $(A) \leftarrow (AL) \ \forall \ (\ (IX) + off)$                                                   | _       | _  | _              | + + R – | 56       |
| XOR A,Ri        | 3  | 1 | $(A) \leftarrow (AL) \ \forall \ (Ri)$                                                             | _       | _  | _              | + + R – | 58 to 5F |
| AND A           | 2  | 1 | $(A) \leftarrow (AL) \land (TL)$                                                                   | _       | _  | _              | + + R – | 62       |
| AND A,#d8       | 2  | 2 | $(A) \leftarrow (AL) \land d8$                                                                     | _       | _  | _              | + + R – | 64       |
| AND A,dir       | 3  | 2 | $(A) \leftarrow (AL) \land (dir)$                                                                  | _       | _  | _              | + + R – | 65       |

(Continued)

### (Continued)

| Mnemonic         | ~ | # | Operation                                | TL | TH | AH | NZVC    | OP code  |
|------------------|---|---|------------------------------------------|----|----|----|---------|----------|
| AND A,@EP        | 3 | 1 | $(A) \leftarrow (AL) \land ((EP))$       | -  | _  | -  | + + R – | 67       |
| AND A,@IX +off   | 4 | 2 | $(A) \leftarrow (AL) \land ((IX) + off)$ | _  | _  | _  | + + R - | 66       |
| AND A,Ri         | 3 | 1 | $(A) \leftarrow (AL) \wedge (Ri)$        | _  | _  | _  | + + R – | 68 to 6F |
| OR A             | 2 | 1 | $(A) \leftarrow (AL) \lor (TL)$          | _  | _  | _  | + + R - | 72       |
| OR A,#d8         | 2 | 2 | $(A) \leftarrow (AL) \lor d8$            | _  | _  | _  | + + R - | 74       |
| OR A,dir         | 3 | 2 | $(A) \leftarrow (AL) \lor (dir)$         | _  | _  | _  | + + R – | 75       |
| OR A,@EP         | 3 | 1 | $(A) \leftarrow (AL) \lor ((EP))$        | _  | _  | _  | + + R - | 77       |
| OR A,@IX +off    | 4 | 2 | $(A) \leftarrow (AL) \lor ((IX) + off)$  | _  | _  | _  | + + R – | 76       |
| OR A,Ri          | 3 | 1 | $(A) \leftarrow (AL) \lor (Ri)$          | _  | _  | _  | + + R – | 78 to 7F |
| CMP dir,#d8      | 5 | 3 | (dir) – d8                               | _  | _  | _  | ++++    | 95       |
| CMP @EP,#d8      | 4 | 2 | ((EP)) – d8                              | _  | _  | _  | ++++    | 97       |
| CMP @IX +off,#d8 | 5 | 3 | ((IX) + off) - d8                        | _  | _  | _  | ++++    | 96       |
| CMP Ri,#d8       | 4 | 2 | (Ri) – d8                                | _  | _  | _  | ++++    | 98 to 9F |
| INCW SP          | 3 | 1 | (SP) ← (SP) + 1                          | _  | _  | _  |         | C1       |
| DECW SP          | 3 | 1 | (SP) ← (SP) – 1                          | _  | _  | _  |         | D1       |

## Table 4 Branch Instructions (17 instructions)

| Mnemonic       | ~ | # | Operation                                          | TL | TH | AH | NZVC    | OP code  |
|----------------|---|---|----------------------------------------------------|----|----|----|---------|----------|
| BZ/BEQ rel     | 3 | 2 | If $Z = 1$ then $PC \leftarrow PC + rel$           | _  | _  | _  |         | FD       |
| BNZ/BNE rel    | 3 | 2 | If $Z = 0$ then $PC \leftarrow PC + rel$           | _  | _  | _  |         | FC       |
| BC/BLO rel     | 3 | 2 | If $C = 1$ then $PC \leftarrow PC + rel$           | _  | _  | _  |         | F9       |
| BNC/BHS rel    | 3 | 2 | If $C = 0$ then $PC \leftarrow PC + rel$           | _  | _  | _  |         | F8       |
| BN rel         | 3 | 2 | If N = 1 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FB       |
| BP rel         | 3 | 2 | If N = 0 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FA       |
| BLT rel        | 3 | 2 | If $V \forall N = 1$ then $PC \leftarrow PC + rel$ | _  | _  | _  |         | FF       |
| BGE rel        | 3 | 2 | If $V \forall N = 0$ then $PC \leftarrow PC + rel$ | _  | _  | _  |         | FE       |
| BBC dir: b,rel | 5 | 3 | If (dir: b) = 0 then $PC \leftarrow PC + rel$      | _  | _  | _  | -+      | B0 to B7 |
| BBS dir: b,rel | 5 | 3 | If $(dir: b) = 1$ then $PC \leftarrow PC + rel$    | _  | _  | _  | -+      | B8 to BF |
| JMP @A         | 2 | 1 | $(PC) \leftarrow (A)$                              | _  | _  | _  |         | E0       |
| JMP ext        | 3 | 3 | (PC) ← ext                                         | _  | _  | _  |         | 21       |
| CALLV #vct     | 6 | 1 | Vector call                                        | _  | _  | _  |         | E8 to EF |
| CALL ext       | 6 | 3 | Subroutine call                                    | _  | _  | _  |         | 31       |
| XCHW A,PC      | 3 | 1 | $(PC) \leftarrow (A), (A) \leftarrow (PC) + 1$     | _  | _  | dΗ |         | F4       |
| RET            | 4 | 1 | Return from subrountine                            | _  | _  | _  |         | 20       |
| RETI           | 6 | 1 | Return form interrupt                              | _  | _  | _  | Restore | 30       |

### Table 5 Other Instructions (9 instructions)

| Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code |
|----------|---|---|-----------|----|----|----|------|---------|
| PUSHW A  | 4 | 1 |           | _  | _  | _  |      | 40      |
| POPW A   | 4 | 1 |           | _  | _  | dΗ |      | 50      |
| PUSHW IX | 4 | 1 |           | _  | _  | _  |      | 41      |
| POPW IX  | 4 | 1 |           | _  | _  | _  |      | 51      |
| NOP      | 1 | 1 |           | _  | _  | _  |      | 00      |
| CLRC     | 1 | 1 |           | _  | _  | _  | R    | 81      |
| SETC     | 1 | 1 |           | _  | _  | _  | S    | 91      |
| CLRI     | 1 | 1 |           | _  | _  | _  |      | 80      |
| SETI     | 1 | 1 |           | -  | _  | _  |      | 90      |

### **■ INSTRUCTION MAP**

|   | NSTR              | RUCTI             | ION M             | IAP               |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
|---|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| ш | MOVW<br>A,PC      | MOVW<br>A,SP      | MOVW<br>A,IX      | MOVW<br>A,EP      | XCHW<br>A,PC      | XCHW<br>A,SP      | XCHW<br>A,IX      | XCHW<br>A,EP      | BNC<br>rel        | BC rel            | BP<br>rel         | BN<br>rel         | BNZ<br>rel        | BZ<br>rel         | BGE<br>rel        | BLT<br>rel        |
| ш | JMP<br>@A         | MOVW<br>SP,A      | MOVW<br>IX,A      | MOVW<br>EP,A      | MOVW<br>A,#d16    | MOVW<br>SP,#d16   | MOVW<br>IX,#d16   | MOVW<br>EP,#d16   | CALLV<br>#0       | CALLV<br>#1       | CALLV<br>#2       | CALLV<br>#3       | CALLV<br>#4       | CALLV<br>#5       | CALLV<br>#6       | CALLV<br>#7       |
| ٥ | DECW<br>A         | DECW              | DECW              | DECW              | MOVW<br>ext,A     | MOVW<br>dir,A     | MOVW<br>@IX +d,A  | MOVW<br>@EP,A     | DEC<br>R0         | DEC<br>R1         | DEC<br>R2         | DEC<br>R3         | DEC<br>R4         | DEC<br>R5         | DEC<br>R6         | DEC<br>R7         |
| ပ | INCW<br>A         | INCW<br>SP        | INCW              | INCW              | MOVW<br>A,ext     | MOVW<br>A,dir     | MOVW<br>A, @IX +d | MOVW<br>A,@EP     | INC<br>R0         | INC<br>R1         | INC<br>R2         | INC<br>R3         | INC<br>R4         | INC<br>R5         | INC<br>R6         | INC<br>R7         |
| В | BBC<br>dir: 0,rel | BBC<br>dir: 1,rel | BBC<br>dir: 2,rel | BBC<br>dir: 3,rel | BBC<br>dir: 4,rel | BBC<br>dir: 5,rel | BBC<br>dir: 6,rel | BBC<br>dir: 7,rel | BBS<br>dir: 0,rel | BBS<br>dir: 1,rel | BBS<br>dir: 2,rel | BBS<br>dir: 3,rel | BBS<br>dir: 4,rel | BBS<br>dir: 5,rel | BBS<br>dir: 6,rel | BBS<br>dir: 7,rel |
| ٧ | CLRB<br>dir: 0    | CLRB<br>dir: 1    | CLRB<br>dir: 2    | CLRB<br>dir: 3    | CLRB<br>dir: 4    | CLRB<br>dir: 5    | CLRB<br>dir: 6    | CLRB<br>dir: 7    | SETB<br>dir: 0    | SETB<br>dir: 1    | SETB<br>dir: 2    | SETB<br>dir: 3    | SETB<br>dir: 4    | SETB<br>dir: 5    | SETB<br>dir: 6    | SETB<br>dir: 7    |
| 6 | SETI              | SETC              | MOV<br>A,@A       | MOVW<br>A,@A      | DAS               | CMP<br>dir,#d8    | CMP<br>@IX+d,#d8  | CMP<br>@EP,#d8    | CMP<br>R0,#d8     | CMP<br>R1,#d8     | CMP<br>R2,#d8     | CMP<br>R3,#d8     | CMP<br>R4,#d8     | CMP<br>R5,#d8     | CMP<br>R6,#d8     | CMP<br>R7,#d8     |
| 8 | CLRI              | CLRC              | MOV<br>@A,T       | MOVW<br>@A,T      | DAA               | MOV<br>dir,#d8    | MOV<br>@IX+d#d8   | MOV<br>@EP#d8     | MOV<br>R0,#d8     | MOV<br>R1,#d8     | MOV<br>R2,#d8     | MOV<br>R3,#d8     | MOV<br>R4,#d8     | MOV<br>R5,#d8     | MOV<br>R6,#d8     | MOV<br>R7,#d8     |
| 7 | MOVW<br>A,PS      | MOVW<br>PS,A      | OR<br>A           | ORW<br>A          | OR<br>A,#d8       | OR<br>A,dir       | OR<br>A,@IX+d     | OR<br>A,@EP       | OR<br>A,R0        | OR<br>A,R1        | OR<br>A,R2        | OR<br>A,R3        | OR<br>A,R4        | OR<br>A,R5        | OR<br>A,R6        | OR<br>A,R7        |
| 9 | MOV<br>A,ext      | MOV<br>ext,A      | AND               | ANDW              | AND<br>A,#d8      | AND<br>A,dir      | AND<br>A,@IX+d    | AND<br>A,@EP      | AND<br>A,R0       | AND<br>A,R1       | AND<br>A,R2       | AND<br>A,R3       | AND<br>A,R4       | AND<br>A,R5       | AND<br>A,R6       | AND<br>A,R7       |
| 2 | POPW<br>A         | POPW<br>IX        | XOR               | XORW              | XOR<br>A,#d8      | XOR<br>A,dir      | XOR<br>A@,IX+d    | XOR<br>A,@EP      | XOR<br>A,R0       | XOR<br>A,R1       | XOR<br>A,R2       | XOR<br>A,R3       | XOR<br>A,R4       | XOR<br>A,R5       | XOR<br>A,R6       | XOR<br>A,R7       |
| 4 | PUSHW<br>A        | PUSHW<br>IX       | XCH<br>A, T       | XCHW<br>A, T      |                   | MOV<br>dir,A      | MOV<br>@IX+d,A    | MOV<br>@EP,A      | MOV<br>R0,A       | MOV<br>R1,A       | MOV<br>R2,A       | MOV<br>R3,A       | MOV<br>R4,A       | MOV<br>R5,A       | MOV<br>R6,A       | MOV<br>R7,A       |
| က | RETI              | CALL<br>addr16    | SUBC              | SUBCW             | SUBC<br>A,#d8     | SUBC<br>A,dir     | SUBC<br>A,@IX+d   | SUBC<br>A,@EP     | SUBC<br>A,R0      | SUBC<br>A,R1      | SUBC<br>A,R2      | SUBC<br>A,R3      | SUBC<br>A,R4      | SUBC<br>A,R5      | SUBC<br>A,R6      | SUBC<br>A,R7      |
| 2 | RET               | JMP<br>addr16     | ADDC<br>A         | ADDCW<br>A        | ADDC<br>A,#d8     | ADDC<br>A,dir     | ADDC<br>A,@IX +d  | ADDC<br>A,@EP     | ADDC<br>A,R0      | ADDC<br>A,R1      | ADDC<br>A,R2      | ADDC<br>A,R3      | ADDC<br>A,R4      | ADDC<br>A,R5      | ADDC<br>A,R6      | ADDC<br>A,R7      |
| 1 | SWAP              | DIVU              | CMP               | CMPW              | CMP<br>A,#d8      | CMP<br>A,dir      | CMP<br>A,@IX+d    | CMP<br>A,@EP      | CMP<br>A,R0       | CMP<br>A,R1       | CMP<br>A,R2       | CMP<br>A,R3       | CMP<br>A,R4       | CMP<br>A,R5       | CMP<br>A,R6       | CMP<br>A,R7       |
| 0 | NOP               | MULU              | ROLC              | RORC              | MOV<br>A,#d8      | MOV<br>A,dir      | MOV<br>A,@IX+d    | MOV<br>A,@EP      | MOV<br>A,R0       | MOV<br>A,R1       | MOV<br>A,R2       | MOV<br>A,R3       | MOV<br>A,R4       | MOV<br>A,R5       | MOV<br>A,R6       | MOV<br>A,R7       |
| H | 0                 | -                 | 2                 | က                 | 4                 | 2                 | 9                 | 7                 | ω                 | 6                 | 4                 | Ф                 | ပ                 | ۵                 | ш                 | Ъ                 |

## **■ MASK OPTIONS**

| No. | Part number                                                                                                                                                                                                                                                  | MB89673R<br>MB89673AR<br>MB89675R<br>MB89675AR<br>MB89677AR | MB89P677A                 | MB89PV670A                                                               |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------|--|
|     | Specifying procedure                                                                                                                                                                                                                                         | Specify when<br>ordering masking                            | Set with EPROM programmer | Setting not possible                                                     |  |
| 1   | Pull-up resistors P10 to P17, P30 to P37, P40 to P47, P70 to P76                                                                                                                                                                                             | Selectable by pin                                           | Selectable by pin         | Fixed to "without                                                        |  |
| 2   | Pull-up resistors<br>P00 to P03                                                                                                                                                                                                                              |                                                             |                           | pull-up resistor"                                                        |  |
| 3   | Pull-up resistors<br>P04 to P07                                                                                                                                                                                                                              |                                                             |                           |                                                                          |  |
| 4   | Power-on reset With power-on reset Without power-on reset                                                                                                                                                                                                    | Selectable                                                  | Selectable                | Fixed to "with power-on reset"                                           |  |
| 5   | Oscillation stabilization time selection (at 10 MHz)  Approx. 2 <sup>18</sup> /Fc (approx. 26.2 ms) Approx. 2 <sup>17</sup> /Fc (approx. 13.1 ms) Approx. 2 <sup>14</sup> /Fc (approx. 1.6 ms) Approx. 2 <sup>4</sup> /Fc (approx. 0 ms) Fc: Clock frequency | Selectable                                                  | Selectable                | Fixed to Approx.<br>2 <sup>18</sup> /F <sub>C</sub> (Approx.<br>26.2 ms) |  |
| 6   | Reset pin output With reset output Without reset output                                                                                                                                                                                                      | Selectable                                                  | Selectable                | Fixed to "with reset output"                                             |  |

## **■** ORDERING INFORMATION

| Part number                                                                                | Package                              | Remarks |
|--------------------------------------------------------------------------------------------|--------------------------------------|---------|
| MB89673RPF<br>MB89673ARPF<br>MB89675RPF<br>MB89675ARPF<br>MB89677ARPF<br>MB89P677APF       | 80-pin Plastic QFP<br>(FPT-80P-M06)  |         |
| MB89673RPFM<br>MB89673ARPFM<br>MB89675RPFM<br>MB89675ARPFM<br>MB89677ARPFM<br>MB89P677APFM | 80-pin Plastic LQFP<br>(FPT-80P-M11) |         |
| MB89PV670ACF                                                                               | 80-pin Ceramic MQFP<br>(MQP-80C-P01) |         |

### **■ PACKAGE DIMENSIONS**







## **FUJITSU LIMITED**

For further information please contact:

#### **Japan**

**FUJITSU LIMITED** 

Corporate Global Business Support Division

**Electronic Devices** 

KAWASAKI PLANT, 4-1-1, Kamikodanaka

Nakahara-ku, Kawasaki-shi Kanagawa 211-8588, Japan

Tel: (044) 754-3763 Fax: (044) 754-3329

http://www.fujitsu.co.jp/

#### **North and South America**

FUJITSU MICROELECTRONICS, INC.

Semiconductor Division 3545 North First Street

San Jose, CA 95134-1804, USA

Tel: (408) 922-9000 Fax: (408) 922-9179

Customer Response Center

Mon. - Fri.: 7 am - 5 pm (PST)

Tel: (800) 866-8608 Fax: (408) 922-9179

http://www.fujitsumicro.com/

#### **Europe**

FUJITSU MIKROELEKTRONIK GmbH

Am Siebenstein 6-10

D-63303 Dreieich-Buchschlag

Germany

Tel: (06103) 690-0 Fax: (06103) 690-122

http://www.fujitsu-ede.com/

#### **Asia Pacific**

FUJITSU MICROELECTRONICS ASIA PTE LTD

#05-08, 151 Lorong Chuan

New Tech Park Singapore 556741

Tel: (65) 281-0770 Fax: (65) 281-0220

http://www.fmap.com.sg/

#### F9803

© FUJITSU LIMITED Printed in Japan

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.).

CAUTION:

Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan.