

# ST95040 ST95020, ST95010

## 4K/2K/1K Serial SPI EEPROM with Positive Clock Strobe

#### **DATA BRIEFING**

- 1 MILLION ERASE/WRITE CYCLES
- 40 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE
  - 4.5V to 5.5V for ST950x0
  - 2.5V to 5.5V for ST950x0W
- SPI BUS COMPATIBLE SERIAL INTERFACE
- 2 MHz CLOCK RATE MAX
- BLOCK WRITE PROTECTION
- STATUS REGISTER
- 16 BYTE PAGE MODE
- WRITE PROTECT
- SELF-TIMED PROGRAMMING CYCLE
- E.S.D.PROTECTION GREATER than 4000V
- SUPPORTS POSITIVE CLOCK SPI MODES



#### **DESCRIPTION**

The ST950x0 is a family of Electrically Erasable Programmable Memories (EEPROM) fabricated with STMicroelectronics's High Endurance Single Polysilicon CMOS technology. Each memory is accessed by a simple SPI bus compatible serial interface. The bus signals are a serial clock input (C), a serial data input (D) and a serial data output (Q).

The device connected to the bus is selected when the chip select input  $(\overline{S})$  goes low. Communications with the chip can be interrupted with a hold input  $(\overline{HOLD})$ . The write operation is disabled by a write protect input  $(\overline{W})$ .

Data is clocked in during the low to high transition of clock C, data is clocked out during the high to low transition of clock C.

#### **Logic Diagram**



B95040/806 1/2

#### **DIP Pin Connections**



#### **SO Pin Connections**



### **Ordering Information Scheme**

For a list of available options or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you.



### **Signal Names**

| С               | Serial Clock       |
|-----------------|--------------------|
| D               | Serial Data Input  |
| Q               | Serial Data Output |
| s               | Chip Select        |
| W               | Write Protect      |
| HOLD            | Hold               |
| V <sub>CC</sub> | Supply Voltage     |
| V <sub>SS</sub> | Ground             |
|                 |                    |

Notes: 1. Data In is strobed on rising edge of the clock (C) and Data Out is synchronized from the falling edge of the clock.

2. Temperature range on request only, 5V  $\pm$  10% only.

Devices are shipped from the factory with the memory content set at all "1's" (FFh).

2/2